Evolution of automatic semiconductor test equipment: Automatic test pattern learning, classification, optimisation and generation for power supply noise

被引:0
|
作者
Liau, E
Schmitt-Landsiedel, D
机构
[1] Infineon Technol AG, MP Technol & Innovat, D-81541 Munich, Germany
[2] Tech Univ Munich, Inst Technol Elect, D-80290 Munich, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The automatic test equipment (ATE) is an instrument used to apply a set of pre-defined test pattern to analyze the response from the semiconductor chip. Automatic test pattern generation and selection for a set of pre-defined pattern are popular research topic to improve the overall fault coverage [14] of the design. This process is normally based on a very time consuming fault simulation approach. In this paper, we are proposed an ATE to teach neural networks (NN) to correctly classify a set of worst case input pattern with respect to the maximum instantaneous current, which can be thought of as learning a behavior of chip power consumption change due to different input patterns applied. We then further optimized this set of worst case pattern using genetic algorithm (GA). A final set of worst case pattern is expected to detect a small critical sequence of high switching current leads to worst case power supply noise. To the best of our knowledge, this is the first NN&GA implementation using industrial semiconductor ATE in practical application of semiconductor silicon analysis.
引用
收藏
页码:39 / 44
页数:6
相关论文
共 50 条
  • [1] AUTOMATIC TEST PATTERN GENERATION
    DERBYSHIRE, K
    ELECTRONIC ENGINEERING, 1993, 65 (802): : S57 - &
  • [2] Automatic test pattern generation
    Drechsler, Rolf
    Fey, Gorschwin
    FORMAL METHODS FOR HARDWARE VERIFICATION, 2006, 3965 : 30 - 55
  • [3] Automatic test of supply feature of electronic equipment
    Li, ZS
    Gao, SH
    Tan, B
    ICEMI '97 - CONFERENCE PROCEEDINGS: THIRD INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, 1997, : 237 - 238
  • [4] ALGORITHMS FOR AUTOMATIC TEST PATTERN GENERATION
    KIRKLAND, T
    MERCER, MR
    IEEE DESIGN & TEST OF COMPUTERS, 1988, 5 (03): : 43 - 55
  • [5] Automatic test pattern generation with BOA
    Gravagnoli, Tiziana
    Ferrandi, Fabrizio
    Lanzi, Pier Luca
    Sciuto, Donatella
    PARALLEL PROBLEM SOLVING FROM NATURE - PPSN IX, PROCEEDINGS, 2006, 4193 : 423 - 432
  • [6] AUTOMATIC TEST PATTERN GENERATION COMES OF AGE
    YURASH, S
    GALIVANCHE, R
    ELECTRONIC ENGINEERING, 1991, 63 (777): : 35 - &
  • [7] AUTOMATIC TEST PATTERN GENERATION WITH BRANCH TESTING
    MAKKI, RZ
    BOUGHAZALE, S
    TIANSHANG, C
    IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (06) : 785 - 791
  • [8] AUTOMATIC TEST PATTERN GENERATION ON PARALLEL PROCESSORS
    ARVINDAM, S
    KUMAR, V
    RAO, VN
    SINGH, V
    PARALLEL COMPUTING, 1991, 17 (12) : 1323 - 1342
  • [9] Learning techniques for automatic test pattern generation using boolean satisfiability
    Xin, Liu
    Telkomnika - Indonesian Journal of Electrical Engineering, 2013, 11 (07): : 4077 - 4085
  • [10] DEEP REINFORCEMENT LEARNING-BASED AUTOMATIC TEST PATTERN GENERATION
    Li, Wenxing
    Lyu, Hongqin
    Liang, Shengwen
    Liu, Zizhen
    Lin, Ning
    Wang, Zhongrui
    Tian, Pengyu
    Wang, Tiancheng
    Li, Huawei
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,