An Efficient VLSI Implementation of AES Encryption Using Rom submodules and Exclusion of Shiftrows

被引:0
|
作者
Das, Seena S. [1 ]
Resmi, R. [1 ]
机构
[1] LBS Inst Technol Women, Dept Elect & Commun, Thiruvananthapuram, Kerala, India
关键词
AES Encryption; ROM submodules; Low power consumption;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An efficient VLSI implementation of encryption using Advanced Encryption Standard (AES) algorithm is introduced. The architecture deals with ROM based key expansion modules rather than registers which were commonly used and another advantage is the exclusion of shift rows by which merging of two steps in algorithm is proposed which enhances the reduction in area and power. Xilinx ISE 14.5 is the software used with Virtex5 FPGA for implementation. In this encryptor an efficient merging for the encryption process sub-steps is implemented after relocating them. In this design, the S-BOX is implemented with internal pipelining and it is shared between the main round and the key expansion units. These designs achieved higher FPGA efficiency (Throughput/Area) compared to previous AES designs.
引用
收藏
页码:248 / 251
页数:4
相关论文
共 50 条
  • [21] Implementation of Advanced Encryption Standard (AES) for Wireless Image Transmission using LabVIEW
    Nadzri, Muhammad Muzakkir Mohd
    Ahmad, Afandi
    Amira, Abbes
    2018 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2018,
  • [22] An efficient implementation of novel Paillier encryption with polar encoder for 5G systems in VLSI
    Ganesan, Indumathi
    Balasubramanian, Aarthi Alias Ananthakirupa
    Muthusamy, Ramesh
    COMPUTERS & ELECTRICAL ENGINEERING, 2018, 65 : 153 - 164
  • [23] Implementation of VLSI on Signal Processing-Based Digital Architecture Using AES Algorithm
    Marimuthu, Mohanapriya
    Rajendran, Santhosh
    Radhakrishnan, Reshma
    Rengarajan, Kalpana
    Khurram, Shahzada
    Ahmad, Shafiq
    Sayed, Abdelaty Edrees
    Shafiq, Muhammad
    CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 74 (03): : 4729 - 4745
  • [24] An efficient AES implementation using FPGA with enhanced security features
    Zodpe H.
    Sapkal A.
    Zodpe, Harshali (harshali.zodpe@mitpune.edu.in), 1600, King Saud University (32): : 115 - 122
  • [25] Multicore implementation of EME2 AES Disk Encryption algorithm using OpenMP
    Hadagali, Chandraprabha
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [26] Efficient modeling and implementation of advanced encryption standard using SystemC
    Painkras, E
    PROCEEDINGS OF THE FOURTH IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, 2004, : 85 - 89
  • [27] A 275 Gbps AES Encryption Accelerator Using ROM-based S-Boxes in 65nm
    Erbagci, Burak
    Akkaya, Nail Etkin Can
    Teegarden, Craig
    Mai, Ken
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [28] Enhanced image encryption using AES algorithm with CBC mode: a secure and efficient approach
    Kevin Haria
    Riya Shah
    Vanshita Jain
    Ramchandra Mangrulkar
    Iran Journal of Computer Science, 2024, 7 (3) : 589 - 605
  • [29] Implementation of an Efficient Dynamic AES Algorithm using ARM based SoC
    Raju, Balasubramanya B. K.
    Krishna, Ashwin
    Mishra, Geetishree
    2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 39 - 43
  • [30] Implementation of area-efficient AES using FPGA for IOT applications
    Sreekanth, Muttuluru
    Jeyachitra, R. K.
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2022, 15 (04) : 354 - 362