Soft error hardening for asynchronous circuits

被引:7
|
作者
Kuang, Weidong [1 ]
Ibarra, Casto Manuel [1 ]
Zhao, Peiyi
机构
[1] Univ Texas Pan Amer, Dept Elect Engn, Edinburg, TX 78541 USA
关键词
D O I
10.1109/DFT.2007.15
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the devices are scaling down, the combinational logic will become susceptible to soft errors. The conventional soft error tolerant methods for soft errors on combinational logic do not provide enough high soft error tolerant capability with reasonably small performance penalty. This paper investigates the feasibility of designing quasi-delay insensitive (QDI) asynchronous circuits for high soft error tolerance. We analyze the behavior of Null Convention Logic circuits in the presence of particle strikes, and propose a novel technique to improve the robustness of threshold gates, which are basic components in NCL, against particle strikes by using Schmitt trigger circuit and resizing the feedback transistor. Experimental results show that the proposed threshold gates do not generate soft errors under the strike of a particle within a normal energy range if a proper transistor size is applied. The penalties, such as delay and power consumption, are also presented.
引用
收藏
页码:273 / 281
页数:9
相关论文
共 50 条
  • [1] Design asynchronous circuits for soft error tolerance
    Kuang, Weidong
    Xiao, Enjun
    Ibarra, Casto Manuel
    Zhao, Peiyi
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 221 - +
  • [2] Design of Asynchronous Circuits for High Soft Error Tolerance in Deep Submicrometer CMOS Circuits
    Kuang, Weidong
    Zhao, Peiyi
    Yuan, J. S.
    DeMara, R. F.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 410 - 422
  • [3] Soft-Error Tolerance and Mitigation in Asynchronous Burst-Mode Circuits
    Almukhaizim, Sobeeh
    Shi, Feng
    Love, Eric
    Makris, Yiorgos
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (07) : 869 - 882
  • [4] Characterizing, modeling, and analyzing soft error propagation in asynchronous and synchronous digital circuits
    Hamad, Ghaith Bany
    Hasan, Syed Rafay
    Mohamed, Otmane Ait
    Savaria, Yvon
    [J]. MICROELECTRONICS RELIABILITY, 2015, 55 (01) : 238 - 250
  • [5] Soft Error Tolerant Asynchronous Circuits based on Dual Redundant Four State Logic
    Friesenbichler, Werner
    Steininger, Andreas
    [J]. PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 100 - 107
  • [6] Soft Error Tolerant Quasi-Delay Insensitive Asynchronous Circuits: Advancements and Challenges
    Sakib, Ashiq A.
    [J]. 34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [7] Hardening techniques against transient faults for asynchronous circuits
    Monnet, Y
    Renaudin, M
    Leveugle, R
    [J]. 11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, : 129 - 134
  • [8] On Soft Error Immunity of Sequential Circuits
    Zhu, Dan
    Li, Tun
    Li, Si-kun
    [J]. 2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 106 - 110
  • [9] Soft error derating computation in sequential circuits
    Asadi, Hossein
    Tahoori, Mehdi B.
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 665 - +
  • [10] Soft delay error analysis in logic circuits
    Gill, Balkaran S.
    Papachristou, Chris
    Wolff, Francis G.
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 45 - +