Techniques for reduced power and increased speed in dynamic and ratio logic circuits

被引:0
|
作者
Kartschoke, P
Rohrer, N
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes three techniques for increasing the usefulness of dynamic and ratio logic circuits. The first allows the power of pre-discharged ratio logic circuits to be significantly reduced. The second approach improves the speed of a dynamic and ratio logic circuit by partitioning the common heavily loaded node. Finally, a circuit approach is disclosed that implements a low threshold NFET to improve the speed of a dynamic circuit. Each technique demonstrates the use of a heavily loaded dynamic or ratioed logic NOR gate.
引用
收藏
页码:175 / 178
页数:4
相关论文
共 50 条
  • [21] DEDUCTIVE TECHNIQUES FOR SIMULATING LOGIC CIRCUITS
    CHANG, HY
    CHAPPELL, SG
    COMPUTER, 1975, 8 (03) : 52 - 59
  • [22] Review on Domino Logic Techniques for High Speed Low-Power Logic Circuit Application
    Bala, T. Vinoth
    Rishi, P. L.
    Sharuya, R.
    Subashree, N.
    Sneha, M.
    Sabarikannan, M. M.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 968 - 971
  • [23] High speed and low power ADC design with dynamic analog circuits
    Matsuzawa, Akira
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 218 - 221
  • [24] MOS CAPACITOR PULL-UP CIRCUITS FOR HIGH-SPEED DYNAMIC LOGIC
    ELLUL, JP
    COPELAND, MA
    CHAN, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, 10 (05) : 298 - 307
  • [25] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    Huang, G
    Yang, HZ
    Luo, R
    Wang, H
    SCIENCE IN CHINA SERIES F, 2002, 45 (04): : 286 - 298
  • [26] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    黄刚
    杨华中
    罗嵘
    汪蕙
    ScienceinChina(SeriesF:InformationSciences), 2002, (04) : 286 - 298
  • [27] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    Gang Huang
    Huazhong Yang
    Rong Luo
    Hui Wang
    Science in China Series F: Information Sciences, 2002, 45 (4): : 286 - 298
  • [28] High Speed Low Power Implementation of Combinational and Sequential Circuits Using Reversible Logic
    Keshkamat, Sanketa
    Gandhe, S. T.
    SMART TRENDS IN INFORMATION TECHNOLOGY AND COMPUTER COMMUNICATIONS, SMARTCOM 2016, 2016, 628 : 743 - 751
  • [29] On mixed PTL/static logic for low-power and high-speed circuits
    Cho, GR
    Chen, T
    VLSI DESIGN, 2001, 12 (03) : 399 - 406
  • [30] Implementation of High Speed Low Power Combinational and Sequential Circuits using Reversible logic
    Shah, Hardik
    Rao, Arpit
    Deshpande, Mayuresh
    Rane, Ameya
    Nagvekar, Siddhesh
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,