Efficient FPGA-based real-time implementation of an SVPWM algorithm for a delta inverter

被引:17
|
作者
Alouane, Asma [1 ]
Ben Rhouma, Asma [1 ]
Hamouda, Mahmoud [1 ]
Khedher, Adel [1 ]
机构
[1] Univ Sousse Erriadh, Lab LATIS, Natl Engn Sch Sousse ENISO, Sousse 4023, Tunisia
关键词
field programmable gate arrays; PWM invertors; Efficient FPGA-based real-time implementation; SVPWM algorithm; delta inverter; field programmable gate array; enhanced space vector pulse width modulation algorithm; hardware configuration; high-level Xilinx system generator programming tools; XSG programming tools; hardware co-simulation test; computer simulations; Simulink; descriptive XSG model; induction machine; load currents; REALIZATION; CONTROLLER; GENERATOR; SYSTEM;
D O I
10.1049/iet-pel.2017.0418
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes an efficient field programmable gate array (FPGA) implementation method of an enhanced space vector pulse width modulation (SVPWM) algorithm for a delta inverter. The overall hardware configuration of the FPGA is made graphically using the high-level Xilinx system generator (XSG) programming tools. The proposed descriptive XSG model is first evaluated by running a hardware co-simulation test. The comparative study with computer simulations performed with Simulink shows a good agreement between the results of both methods, which approves the accuracy of the proposed descriptive XSG model. Moreover, an experimental test is carried out on a laboratory prototype of the delta inverter feeding an induction machine. The obtained high quality of the load currents confirms the feasibility of the proposed enhanced SVPWM algorithm and the effectiveness of its implementation method on FPGA.
引用
收藏
页码:1611 / 1619
页数:9
相关论文
共 50 条
  • [21] FPGA-Based Hardware Implementation of Real-Time Optical Flow Calculation
    Seyid, Kerem
    Richaud, Andrea
    Capoccia, Raffaele
    Leblebici, Yusuf
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2018, 28 (01) : 206 - 216
  • [22] FPGA-Based Real-Time Implementation of Bivariate Empirical Mode Decomposition
    Malik, Qasim Waheed
    Rehman, Naveed Ur
    Gull, Sikender
    Ehsan, Shoaib
    McDonald-Maier, Klaus D.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (01) : 118 - 137
  • [23] Efficient implementation of real-time PFFT processor based on FPGA
    Ling, Xiao-Feng
    Gong, Xin-Bao
    Jin, Rong-Hong
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2012, 46 (11): : 1811 - 1815
  • [24] FPGA-Based Platform for Real-Time Internet
    Wielgosz, Maciej
    Panggabean, Mauritz
    Chilwan, Ameen
    Ronningen, Leif Arne
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING SECURITY TECHNOLOGIES (EST), 2012, : 131 - 134
  • [25] A Real-time FPGA-Based Architecture for OpenSURF
    Chen, Chaoxiu
    Yong, Huang
    Zhong, Sheng
    Yan, Luxin
    MIPPR 2015: PATTERN RECOGNITION AND COMPUTER VISION, 2015, 9813
  • [26] An FPGA-Based Real-Time Event Sampler
    Penneman, Niels
    Perneel, Luc
    Timmerman, Martin
    De Sutter, Bjorn
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2010, 5992 : 364 - +
  • [27] A real-time FPGA-based implementation for detection and sorting of bio-signals
    Iniguez-Lomeli, Francisco Javier
    Bornat, Yannick
    Renaud, Sylvie
    Barron-Zambrano, Jose Hugo
    Rostro-Gonzalez, Horacio
    NEURAL COMPUTING & APPLICATIONS, 2021, 33 (18): : 12121 - 12140
  • [28] Real-Time Localization of Epileptogenic Foci EEG Signals: An FPGA-Based Implementation
    Frances-Villora, Jose V.
    Bataller-Mompean, Manuel
    Mjahad, Azeddine
    Rosado-Munoz, Alfredo
    Gutierrez Martin, Antonio
    Teruel-Marti, Vicent
    Villanueva, Vicente
    Hampel, Kevin G.
    Guerrero-Martinez, Juan F.
    APPLIED SCIENCES-BASEL, 2020, 10 (03):
  • [29] An FPGA-based coprocessor for real-time fieldbus traffic scheduling - architecture and implementation
    Martins, E
    Almeida, L
    Fonseca, JA
    JOURNAL OF SYSTEMS ARCHITECTURE, 2005, 51 (01) : 29 - 44
  • [30] A real-time FPGA-based implementation for detection and sorting of bio-signals
    Francisco Javier Iniguez-Lomeli
    Yannick Bornat
    Sylvie Renaud
    Jose Hugo Barron-Zambrano
    Horacio Rostro-Gonzalez
    Neural Computing and Applications, 2021, 33 : 12121 - 12140