A 1.8-V 0.7 ppm/°C high order temperature-compensated CMOS current reference

被引:7
|
作者
Lu, Yang [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Microelect & Solid State Elect, Chengdu 610054, Peoples R China
关键词
CMOS; bandgap current reference; curvature-compensated; temperature-compensation; temperature coefficient;
D O I
10.1007/s10470-007-9053-9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high order curvature compensation technique for current reference generator which exploits the I-V characteristic of MOS to achieve I-SC (T (m)) (m >= 2) is described. I-SC (T-m ) is a self-compensated current which corrects its negative three-order TC (Temperature Coefficient) and linear TC by itself. Then, I (T-2) is achieved also by exploiting the I-V characteristic of MOS, for correcting the other negative high order parts of I-SC (T-m). This circuit operates on a 1.8 V power supply and is compatible with a standard n-well 0.5-mu m digital CMOS process. The circuit realizes a temperature coefficient of 0.7 ppm/degrees C, a deviation of the simulated output current of 0.011% from -20 degrees C to + 150 degrees C and 97.5 dB PSRR through HSPICE simulation.
引用
收藏
页码:175 / 179
页数:5
相关论文
共 50 条
  • [31] Temperature-compensated CMOS current reference circuit for ultralow-power subthreshold LSIs
    Hirose, Tetsuya
    Asai, Tetsuya
    Amemiya, Yoshihito
    IEICE ELECTRONICS EXPRESS, 2008, 5 (06): : 204 - 210
  • [32] A Low-Power Temperature-Compensated CMOS Peaking Current Reference in Subthreshold Region
    Eslampanah, Mohammad S.
    Kananian, Siavash
    Zendehrouh, Elaheh
    Sharifkhani, Mohammad
    Sodagar, Amir M.
    Shabany, Mahdi
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [33] A Curvature Compensated CMOS Bandgap Voltage Reference With 6.8 ppm/°C Temperature Coefficient and Low Quiescent Current
    Pakravan, Elaheh
    Mojarad, Mortaza
    Mashoufi, Behboud
    2023 5TH IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2023, : 26 - 30
  • [34] High-order temperature compensated CMOS bandgap reference
    Department of Microelectronics, School of Electronics Engineering and Computer Science, Peking University, Beijing 100871, China
    Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2008, 44 (04): : 517 - 521
  • [35] A High-order Temperature-compensated Bandgap Voltage Reference with Low Temperature Coefficient
    Huang, Shalin
    Li, Mingdong
    Yin, Peng
    Tang, Fang
    2022 IEEE INTERNATIONAL IOT, ELECTRONICS AND MECHATRONICS CONFERENCE (IEMTRONICS), 2022, : 766 - 770
  • [36] A design of ± 0.28 ppm temperature-compensated crystal oscillator in a 0.35 μm CMOS process
    Ming Chen
    YanJun Yang
    Jie Chen
    Analog Integrated Circuits and Signal Processing, 2019, 100 : 157 - 166
  • [37] A design of temperature-compensated CMOS voltage reference sources with a small temperature coefficient
    Park, Kyung-Soo
    Park, Yong-Sik
    Choi, Jae-Won
    Do, Sung-Geun
    Kwack, Kae-Dal
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 711 - 714
  • [38] New temperature-compensated cmos bandgap reference circuit for portable applications
    Chen, Hou-Ming
    Huang, Chih-Liang
    Chang, Robert C.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 577 - +
  • [39] A 0.5V 46.2ppm/°C CMOS Voltage Reference Based on Compensated ΔVTH with Wide Temperature Range and High PSRR
    He, Linjun
    Zhan, Chenchang
    Nan, Yang
    Zhang, Ning
    Wang, Lidan
    Li, Guofeng
    2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 66 - 69
  • [40] Novel high PSRR high-order temperature-compensated subthreshold MOS bandgap reference
    Zhou Qianneng
    Zhu Ling
    Li Hongjuan
    Lin Jinzhao
    Wang Liangcai
    Luo Wei
    The Journal of China Universities of Posts and Telecommunications, 2017, (06) : 74 - 82