A 25-28Gb/s PLL-based Full-Rate Reference-Less CDR in 0.13μm SiGe BiCMOS

被引:0
|
作者
Zhang, Peng [1 ]
Zhang, Changchun [1 ,2 ]
Zhang, Jingjian [1 ]
Zhang, Yi [1 ]
Zhang, Ying [1 ]
Ji, Xincun [1 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Elect Sci & Engn, Nanjing 210023, Jiangsu, Peoples R China
[2] Southeast Univ, State Key Lab Millimeter Waves, Nanjing 210096, Jiangsu, Peoples R China
关键词
clock and data recovery; phase-locked loop; Bang-Bang PD; quadrature voltage control oscillator; DATA RECOVERY CIRCUIT; RATE CLOCK; DETECTOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 25-28Gb/s full-rate reference-less CDR is presented and designed in a standard 0.13 mu m SiGe BiCMOS process, which can be applicable to nearly all classical 100G communication protocols by multi-channel configuration. It consists mainly of a full-rate phase frequency detector, a quadrature voltage control oscillator and two voltage to current convertors with loop filters. A dual-loop topology is adopted in order for a wide frequency acquisition range and an excellent jitter performance. Simulation results show that the proposed CDR operates properly at a data rate of 2528Gb/s. When a 25Gb/s PRBS data is applied, the jitters of the recovered clock and data are 0.34ps and 2.8ps, respectively, with 91 mA current consumption from a single power supply of 1.7V.
引用
收藏
页码:186 / 190
页数:5
相关论文
共 42 条
  • [31] A 0.5-to-2.5 Gb/s Reference-Less Half-Rate Digital CDR With Unlimited Frequency Acquisition Range and Improved Input Duty-Cycle Error Tolerance
    Inti, Rajesh
    Yin, Wenjing
    Elshazly, Amr
    Sasidhar, Naga
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 3150 - 3162
  • [32] 8-10 Gbit/s full synthesised continuous-half-rate reference-less all-digital CDR with sub-harmonic frequency extraction
    Yu, C.
    Lee, D.
    Park, H.
    Jin, S.
    Ahn, G. -C.
    Burm, J.
    ELECTRONICS LETTERS, 2018, 54 (20) : 1156 - 1157
  • [33] A 50-Gb/s Optical Transmitter Based on a 25-Gb/s-Class DFB-LD and a 0.18-μm SiGe BiCMOS LD Driver
    Takemoto, Takashi
    Matsuoka, Yasunobu
    Yamashita, Hiroki
    Nakamura, Takahiro
    Lee, Yong
    Arimoto, Hideo
    Ido, Tatemi
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (09): : 1039 - 1047
  • [34] A 2.41-pJ/bit 5.4-Gb/s Dual-Loop Reference-Less CDR With Fully Digital Quarter-Rate Linear Phase Detector for Embedded DisplayPort
    Moon, Yong-Hwan
    Yoo, Jae-Wook
    Ryu, Young-Soo
    Kim, Sang-Ho
    Son, Kyung-Sub
    Kang, Jin-Ku
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (08) : 2907 - 2920
  • [35] A 5.67mW 9Gb/s DLL-Based Reference-less CDR with Pattern-Dependent Clock-Embedded Signaling for Intra-Panel Interface
    Baek, Dong Hoon
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 48 - +
  • [36] A 32-Gb/s 0.46-pJ/bit PAM4 CDR Using a Quarter-Rate Linear Phase Detector and a Self-Biased PLL-Based Multiphase Clock Generator
    Zhang, Zhao
    Zhu, Guang
    Wang, Can
    Wang, Li
    Yue, C. Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) : 2734 - 2746
  • [37] A 0.0285mm2 0.68pJ/bit Single-Loop Full-Rate Bang-Bang CDR without Reference and Separate Frequency Detector Achieving an 8.2(Gb/s)/μs Acquisition Speed of PAM-4 data in 28nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [38] A 0.0285-mm2 0.68-pJ/bit Single-Loop Full-Rate Bang-Bang CDR Without Reference and Separate FD Pulling Off an 8.2-Gb/s/μs Acquisition Speed of the PAM-4 Input in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) : 546 - 561
  • [39] A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR With a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Wang, Lin
    Mak, Pui-In
    Maloberti, Franco
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (05) : 1358 - 1371
  • [40] A Sub-0.25pJ/bit 47.6-to-58.8Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberately-Current-Mismatch Frequency Acquisition Technique in 28nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Wang, Lin
    Mak, Pui-In
    Maloberti, Franco
    Martins, Rui P.
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 131 - 134