Design of Power Efficient Pseudorandom Sequence Generator Using Decimation

被引:0
|
作者
Banik, Priyanjana [1 ]
Chatlopadhaya, Sudipta [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata 700032, India
关键词
Decimation; LFSR; Power consumption; Pseudorandom sequence; Sub-sequence; Throughput rate;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Generation of pseudo-random binary sequence with low power consumption and higher throughput rates is an issue of utmost importance in today's electronics industry. The main challenging areas in VLSI Design are power consumption and higher throughput rates. Linear Feedback Shift Register (LFSR) designed with parallel architecture is capable to generate pseudo random binary sequence with low power consumption and higher throughput rate as compared to the conventional LFSR. Parallel architecture can be obtained by decimation which results in sub sequence generation of the original sequence at a faster rate as compared to the conventional LFSR. This paper presents a power efficient solution for pseudorandom sequence generator using the method of decimation. The effect of decimation on power consumption and throughput rate has been studied. This study has been carried out by varying the lengths of the generated sequence. Moreover, it has also been studied that how by changing the frequency of the clock generator the power consumption can be reduced in an LFSR employing decimation as compared to the conventional LFSR.
引用
收藏
页码:18 / 22
页数:5
相关论文
共 50 条
  • [31] An efficient method to design practional decimation system
    Rao Nagale, Naina
    Jovanovic Dolecek, Gordana
    Martinez Carballido, Jorge
    CERMA 2007: ELECTRONICS, ROBOTICS AND AUTOMOTIVE MECHANICS CONFERENCE, PROCEEDINGS, 2007, : 39 - +
  • [32] A Novel Chaotic System and Design of Pseudorandom Number Generator
    Min, Lequan
    Zhang, Lijiao
    Zhang, Yuqun
    PROCEEDINGS OF THE 2013 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT CONTROL AND INFORMATION PROCESSING (ICICIP), 2013, : 545 - 550
  • [33] Efficient IC design of SC decimation filters
    Baruqui, FAP
    Petraglia, A
    Franca, JE
    Mitra, SK
    XI BRAZILIAN SYMPOSIUM ON INTEGRATED CIRCUIT DESIGN, PROCEEDINGS, 1998, : 129 - 132
  • [34] Efficient use of two-path filter in the low power decimation filter design
    Zhu, XY
    Hutchens, C
    Liu, CM
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 82 - 84
  • [35] Efficient design of decimation filter using linear programming and its FPGA implementation
    Aggarwal, Supriya
    INTEGRATION-THE VLSI JOURNAL, 2021, 79 (79) : 94 - 106
  • [36] On the provable security of an efficient RSA-based Pseudorandom Generator
    Steinfeld, Ron
    Pieprzyk, Josef
    Wang, Huaxiong
    ADVANCES IN CRYPTOLOGY - ASIACRYPT 2006, 2006, 4284 : 194 - +
  • [37] CIC FOR DECIMATION AND INTERPOLATION USING XILINX SYSTEM GENERATOR
    Elamaran, V.
    Vaishnavi, R.
    Rozario, A. Maxel
    Joseph, Slitta Maria
    Cherian, Aylwin
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 622 - 626
  • [38] Hardware Design and Implementation of Pseudorandom Number Generator Using Piecewise Linear Chaotic Map
    Thane, Abhijeet
    Chaudhari, Ravindra
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 456 - 459
  • [39] Secure and efficient pseudorandom bit generator for chaotic stream ciphers
    Wang Xiao-Min
    Zhang Jia-Shu
    CHINESE PHYSICS LETTERS, 2007, 24 (05) : 1166 - 1169
  • [40] CRYPTOGRAPHICALLY SECURE PSEUDORANDOM SEQUENCE GENERATOR BASED ON RECIPROCAL NUMBER CRYPTOSYSTEM
    KUROSAWA, K
    MATSU, K
    ELECTRONICS LETTERS, 1988, 24 (01) : 16 - 17