Design of Power Efficient Pseudorandom Sequence Generator Using Decimation

被引:0
|
作者
Banik, Priyanjana [1 ]
Chatlopadhaya, Sudipta [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata 700032, India
关键词
Decimation; LFSR; Power consumption; Pseudorandom sequence; Sub-sequence; Throughput rate;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Generation of pseudo-random binary sequence with low power consumption and higher throughput rates is an issue of utmost importance in today's electronics industry. The main challenging areas in VLSI Design are power consumption and higher throughput rates. Linear Feedback Shift Register (LFSR) designed with parallel architecture is capable to generate pseudo random binary sequence with low power consumption and higher throughput rate as compared to the conventional LFSR. Parallel architecture can be obtained by decimation which results in sub sequence generation of the original sequence at a faster rate as compared to the conventional LFSR. This paper presents a power efficient solution for pseudorandom sequence generator using the method of decimation. The effect of decimation on power consumption and throughput rate has been studied. This study has been carried out by varying the lengths of the generated sequence. Moreover, it has also been studied that how by changing the frequency of the clock generator the power consumption can be reduced in an LFSR employing decimation as compared to the conventional LFSR.
引用
收藏
页码:18 / 22
页数:5
相关论文
共 50 条
  • [1] Pseudorandom Sequence Generator Using CORDIC Processor
    Dmitriev, Dmitry
    Sokolovskiy, Aleksey
    Gladyshev, Andrey
    Ratushniak, Vasily
    Tyapkin, Valery
    2019 URAL SYMPOSIUM ON BIOMEDICAL ENGINEERING, RADIOELECTRONICS AND INFORMATION TECHNOLOGY (USBEREIT), 2019, : 477 - 480
  • [2] JOSEPHSON PSEUDORANDOM BIT SEQUENCE GENERATOR
    FUJIMAKI, N
    IMAMURA, T
    HASUO, S
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1987, 134 (8B) : C428 - C428
  • [3] Efficient Implementation of a Pseudorandom Sequence Generator for High-Speed Data Communications
    Hwang, Soo Yun
    Park, Gi Yoon
    Kim, Dae Ho
    Jhang, Kyoung Son
    ETRI JOURNAL, 2010, 32 (02) : 222 - 229
  • [4] An efficient pseudorandom test pattern generator
    Ren, H. Q.
    Xiong, Z. Y.
    INFORMATION TECHNOLOGY AND INDUSTRIAL ENGINEERING, VOLS 1 & 2, 2014, : 1087 - 1094
  • [5] GENERIC PSEUDORANDOM SEQUENCE GENERATOR BASED ON PERMUTATIONS
    Unkasevic, Tomislav B.
    Banjac, Zoran D.
    Milosavljevic, Milan
    Milosav, Predrag
    Al-Atrooshi, Hazhar Abid Mustafa
    2019 27TH TELECOMMUNICATIONS FORUM (TELFOR 2019), 2019, : 253 - 256
  • [6] GENERATOR OF PSEUDORANDOM RADIO-PULSE SEQUENCE
    MORGUNOV, AN
    NELIDKIN, AM
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1979, 22 (04) : 1188 - 1189
  • [7] PSEUDORANDOM GENERATOR HAS PROGRAMMABLE SEQUENCE LENGTH
    PAL, A
    ELECTRONICS, 1979, 52 (21): : 129 - 129
  • [8] Design technique of test pattern generator based on decimation of M-sequence property
    Yarmolik, V.N.
    Murashko, I.A.
    1997,
  • [9] Pseudorandom Sequence Generator for Spread Spectrum Communications
    Visan, Daniel Alexandru
    Lita, Ioan
    Jurian, Mariana
    Gherghe, Mirela
    PROCEEDINGS OF THE 2018 10TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE (ECAI), 2018,
  • [10] JOSEPHSON PSEUDORANDOM BIT-SEQUENCE GENERATOR
    FUJIMAKI, N
    IMAMURA, T
    HASUO, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (03) : 852 - 858