Through silicon via copper electrodeposition for 3D integration

被引:97
|
作者
Beica, Rozalia [1 ]
Sharbono, Charles [1 ]
Ritzdorf, Tom [1 ]
机构
[1] Semitool Inc, 655 West Reserve Dr, Kalispell, MT 59901 USA
关键词
D O I
10.1109/ECTC.2008.4550031
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasing demands for electronic devices with superior performance and functionality while reducing their sizes and weight has driven the semiconductor industry to develop more advanced packaging technologies. Among all different types of packaging technologies proposed, three-dimensional (3D) vertical integration using through silicon via (TSV) copper interconnect is currently considered one of the most advanced technologies in the semiconductor industry. This paper describes the different materials and processes applied for TSV, with focus on copper electrodeposition, the advantages as well as difficulties associated with this technology and approaches taken to overcome them. The effect of wafer design on process performance and throughput, including necessary process optimizations that are required for achieving void-free via filling while reducing the processing time, will be discussed.
引用
收藏
页码:577 / +
页数:3
相关论文
共 50 条
  • [41] Through silicon via: From the CMOS imager sensor wafer level package to the 3D integration
    Gagnard, Xavier
    Mourier, Thierry
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 470 - 476
  • [42] Through-Silicon Via Technology for 3D Applications
    Philipsen, Harold G. G.
    Luehn, Ole
    Civale, Yann
    Wang, Yu-Shuen
    Tezcan, Deniz Sabuncuoglu
    Ruythooren, Wouter
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 97 - 107
  • [43] 3D CHIP INTEGRATION WITH THROUGH SILICON-VIAS (TSVs)
    Birla, Shilpi
    Shukla, Neeraj Kr.
    Singh, R. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING (ICACTE 2009), VOLS 1 AND 2, 2009, : 1175 - 1180
  • [44] Drop analysis of 3D SiP with Through Silicon Via
    Yao, Ruixia
    Li, Tenghui
    Huang, Pengfei
    Su, Fei
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 1157 - 1162
  • [45] Experimental characterization of coaxial through silicon vias for 3D integration
    Adamshick, Stephen
    Coolbaugh, Douglas
    Liehr, Michael
    MICROELECTRONICS JOURNAL, 2015, 46 (05) : 377 - 382
  • [46] Inspection and metrology for through-silicon vias and 3D integration
    Rudack, Andrew C.
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324
  • [47] 3D Integration in Silicon Technology
    Farooq, Mukta G.
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS, 2011, 35 (02): : 83 - 94
  • [48] Copper and graphene composite material prepared by electrodeposition and its potential application for 3D integration
    Wang, Xin
    Wang, Qian
    Hu, Yang
    Tan, Lin
    Cai, Jian
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 1672 - 1675
  • [49] Development and Electrical Investigation of Through Glass Via and Through Si Via in 3D Integration
    Chang, Geng-Ming
    Lee, Shih-Wei
    Chang, Ching-Yun
    Chen, Kuan-Neng
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [50] Process Integration and Challenges of Through Silicon Via (TSV) on Silicon-On Insulator (SOI) Substrate for 3D Heterogeneous Applications
    Lau, Guan-Kian
    Soon, Jeffrey
    Li, Hong-Yu
    Chui, K.
    Yu Mingbin
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,