Through silicon via copper electrodeposition for 3D integration

被引:97
|
作者
Beica, Rozalia [1 ]
Sharbono, Charles [1 ]
Ritzdorf, Tom [1 ]
机构
[1] Semitool Inc, 655 West Reserve Dr, Kalispell, MT 59901 USA
关键词
D O I
10.1109/ECTC.2008.4550031
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasing demands for electronic devices with superior performance and functionality while reducing their sizes and weight has driven the semiconductor industry to develop more advanced packaging technologies. Among all different types of packaging technologies proposed, three-dimensional (3D) vertical integration using through silicon via (TSV) copper interconnect is currently considered one of the most advanced technologies in the semiconductor industry. This paper describes the different materials and processes applied for TSV, with focus on copper electrodeposition, the advantages as well as difficulties associated with this technology and approaches taken to overcome them. The effect of wafer design on process performance and throughput, including necessary process optimizations that are required for achieving void-free via filling while reducing the processing time, will be discussed.
引用
收藏
页码:577 / +
页数:3
相关论文
共 50 条
  • [1] Copper Through Silicon Via (TSV) for 3D integration
    Kothandaraman, C.
    Himmel, B.
    Safran, J.
    Golz, J.
    Maier, G.
    Farooq, M. G.
    Graves-Abe, T.
    Landers, W.
    Volant, R.
    Petrarca, K.
    Chen, F.
    Sullivan, T. D.
    LaRosa, G.
    Robson, N.
    Hannon, R.
    Iyer, S. S.
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [2] Copper Electrodeposition for 3D Integration
    Beica, Rozalia
    Sharbono, Charles
    Ritzdorf, Tom
    DTIP 2008: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2008, : 127 - 131
  • [3] Feasibility of coaxial through silicon via 3D integration
    Adamshick, S.
    Coolbaugh, D.
    Liehr, M.
    ELECTRONICS LETTERS, 2013, 49 (16) : 1028 - 1029
  • [4] Research on Crosstalk Issue of Through Silicon Via for 3D Integration
    Kang, Ting
    Yan, Zhaowen
    Zhang, Wei
    Wang, Jianwei
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 396 - 400
  • [5] Considerations on Integration of Through Silicon Via with 3D NAND Scaling
    Lu, Mei-Chien
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 6 - 12
  • [6] Bottom-Up Electrodeposition of Large-Scale Nanotwinned Copper within 3D Through Silicon Via
    Sun, Fu-Long
    Liu, Zhi-Quan
    Li, Cai-Fu
    Zhu, Qing-Sheng
    Zhang, Hao
    Suganuma, Katsuaki
    MATERIALS, 2018, 11 (02):
  • [7] Thermal assessment of copper through silicon via in 3D IC
    Shin, Younhwan
    Kim, Sarah Eunkyung
    Kim, Sungdong
    MICROELECTRONIC ENGINEERING, 2016, 156 : 2 - 5
  • [8] Investigation of different methods for isolation in through silicon via for 3D integration
    Sage, Stephane
    John, Peggy
    Dobritz, Stephan
    Boernge, Jochen
    Vitiello, Julien
    Boettcher, Matthias
    MICROELECTRONIC ENGINEERING, 2013, 107 : 61 - 64
  • [9] Thermal Management of 3D IC Integration with TSV (Through Silicon Via)
    Lau, John H.
    Yue, Tang Gong
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 635 - +
  • [10] Role of Through Silicon Via in 3D Integration: Impact on Delay and Power
    Chandrakar, Shivangi
    Gupta, Deepika
    Majumder, Manoj Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)