Fast Sequential FPGA Startup based on Partial and Dynamic Reconfiguration

被引:5
|
作者
Huebner, Michael [1 ]
Meyer, Joachim [1 ]
Sander, Oliver [1 ]
Braun, Lars [1 ]
Becker, Juergen [1 ]
Noguera, Juanjo [2 ]
Stewart, Rodney [2 ]
机构
[1] Karlsruhe Inst Technol, Inst Informat Proc Technol, Karlsruhe, Germany
[2] Xilinx Inc, Dublin, Ireland
关键词
Dynamic and partial reconfiguration; fast wakeup; SRAM based FPGA;
D O I
10.1109/ISVLSI.2010.19
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to their their high flexibility and their increasing logic resources, FPGAs can be found in a wider application range as in recent years. But especially in application domains, where only a very restricted power budget is available, FPGAs still have to compete with other solutions. To reduce the power consumption to a minimum, many devices use different kinds of power saving modes, called sleep modes. In those modes they sacrifice functionality for the benefit of a lower consumption. Taking this idea to the extreme, many devices are only powered when it is necessary. If not, they are released from their power supply and do not drain current at all. The realization of such a sleep mode for a SRAM-based FPGA leads to difficulties. This is caused due to the fact, that the volatile memory is used to save the configuration of the device. The configuration has to be reloaded into the device every time when reattaching the power to the FPGA. This circumstance leads to restrictions for the device deployment in some electronic systems since in many cases the time a device may use to wake up is strictly limited. In several use cases, the configuration time of a SRAM based FPGA exceeds this limitation. This paper describes to decrease the configuration time of a design by exploiting the method of dynamic and partial reconfiguration in order to enable the usage of a sleep mode. With the presented method, the configuration time of any Xilinx SRAM based FPGA from the identical series (e.g. Spartan) is independent from the size of the used device.
引用
收藏
页码:190 / 194
页数:5
相关论文
共 50 条
  • [31] Dynamic slowdown and partial reconfiguration to optimize energy in FPGA based auto-adaptive SoPC
    Zhang, Xun
    Rabah, Hassan
    Weber, Serge
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 153 - 157
  • [32] Exploiting FPGA Dynamic Partial Reconfiguration for a Soft GPU-based System-on-Chip
    Monopoli, Matteo
    Zulberti, Luca
    Todaro, Giovanni
    Nannipieri, Pietro
    Fanucci, Luca
    2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, : 181 - 184
  • [33] DPReDO: Dynamic Partial Reconfiguration enabled Design Obfuscation for FPGA Security
    Sunkavilli, Sandeep
    Chennagouni, Nishanth Goud
    Yu, Qiaoyan
    2022 IEEE 35TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (IEEE SOCC 2022), 2022, : 243 - 248
  • [34] Evaluation of a Declarative Linux Kernel FPGA Manager for Dynamic Partial Reconfiguration
    Langenbach, Ulrich
    Wiehler, Stefan
    Schubert, Endric
    2017 INTERNATIONAL CONFERENCE ON FPGA RECONFIGURATION FOR GENERAL-PURPOSE COMPUTING (FPGA4GPC), 2017, : 13 - 18
  • [35] Dynamic Partial Reconfiguration of Concurrent Control Systems Implemented in FPGA Devices
    Wisniewski, Remigiusz
    Bazydlo, Grzegorz
    Gomes, Luis
    Costa, Aniko
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2017, 13 (04) : 1734 - 1741
  • [36] Dynamic hardware plugins in an FPGA with partial run-time reconfiguration
    Horta, EL
    Lockwood, JW
    Taylor, DE
    Parlour, D
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 343 - 348
  • [37] On the FPGA Dynamic Partial Reconfiguration Interference on Real-Time Systems
    Reis, Joao Gabriel
    Frohlich, Antonio Augusto
    Hoeller, Arliones, Jr.
    2015 BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC), 2015, : 110 - 115
  • [38] Partial dynamic reconfiguration framework for FPGA: A survey with concepts, constraints and trends
    Phani, T. Siva Sankar
    Arumalla, Anitha
    Prakash, M. Durga
    MATERIALS TODAY-PROCEEDINGS, 2021, 46 : 3704 - 3711
  • [39] HiPR: High-level Partial Reconfiguration for Fast Incremental FPGA Compilation
    Xiao, Yuanlong
    Hota, Aditya
    Park, Dongjoon
    Dehon, Andre
    2022 32ND INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2022, : 70 - 78
  • [40] Partial Dynamic Reconfiguration in an FPGA-based Fault-Tolerant System: Simulation-based Evaluation
    Panek, Richard
    Lojda, Jakub
    Podivinsky, Jakub
    Kotasek, Zdenek
    PROCEEDINGS OF 2018 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2018), 2018,