A low power 8 x 8 direct 2-D DCT chip design

被引:8
|
作者
Chang, HC [1 ]
Jiu, JY [1 ]
Chen, LL [1 ]
Chen, LG [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10764, Taiwan
关键词
low power; DCT; distributed arithmetic; image; video coding; VLSI;
D O I
10.1023/A:1026503416812
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of a low power 8 x 8 2-D DCT chip based on a computation-effective algorithm. Computational complexity can be reduced by simplifying the direct 2-D algorithm. Thus, the low power consumption is achieved due to complexity reduction. Besides, the parallel distributed-arithmetic (DA) technique is used to realize constant multiplication due to the low-power consideration. Additionally, the 2 V-power supply is practiced in circuit implementation for now and future battery operated applications. By using the TSMC 0.6 mum single-poly double-metal technology, 133 mW power consumption at 100 MHz and the 133 MHz maximum operation speed are achieved by critical path simulation.
引用
下载
收藏
页码:319 / 332
页数:14
相关论文
共 50 条
  • [31] Fast 2-D 8x8 discrete cosine transform algorithm for image coding
    Ji XiuHua
    Zhang CaiMing
    Wang JiaYe
    Boey, S. H.
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2009, 52 (02): : 215 - 225
  • [32] A Low Cost, Constant Throughput and Reusable 8X8 DCT Architecture for HEVC
    Chatterjee, Subiman
    Sarawadekar, Kishor Prabhakar
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 217 - 220
  • [33] An Efficient Low Area Implementation of 2-D DCT on FPGA
    Dogan, Atakan
    2015 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2015, : 771 - 775
  • [34] Fast 8x8 DCT pruning algorithm
    Silva, A
    Navarro, A
    2005 International Conference on Image Processing (ICIP), Vols 1-5, 2005, : 2553 - 2556
  • [35] Low cost high throughput pipelined architecture of 2-D 8x8 integer transforms for H.264/AVC
    Sharma, Meeturani
    Tiwari, Honey Durga
    Cho, Yong Beom
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (08) : 1033 - 1045
  • [36] A cost-effective 8x8 2-D IDCT core processor with folded architecture
    Chen, TH
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (02) : 333 - 339
  • [37] Computation of 2D 8x8 DCT Based on the Loeffler Factorization Using Algebraic Integer Encoding
    Coelho, Diego F. G.
    Nimmalapalli, Sushmabhargavi
    Dimitrov, Vassil S.
    Madanayake, Arjuna
    Cintra, Renato J.
    Tisserand, Arnaud
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1692 - 1702
  • [38] Multiplication-free 8x8 2D DCT architecture using algebraic integer encoding
    Dimitrov, V
    Wahid, K
    Jullien, G
    ELECTRONICS LETTERS, 2004, 40 (20) : 1310 - 1311
  • [39] High throughput parallel-pipeline 2-D DCT/IDCT processor chip
    Ruiz, G. A.
    Michell, J. A.
    Buron, A.
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 45 (03): : 161 - 175
  • [40] High Throughput Parallel-Pipeline 2-D DCT/IDCT Processor Chip
    G. A. Ruiz
    J. A. Michell
    A. Burón
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 45 : 161 - 175