Parallel Gain Enhancement Technique for Switched-Capacitor Circuits

被引:0
|
作者
Venkatram, Hariprasath [1 ]
Hershberg, Benamin
Oh, Taehwan
Gande, Manideep
Sobue, Kazuki
Hamashital, Koichi
Moon, Un-Ku
机构
[1] Oregon State Univ, Corvallis, OR 97331 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a unified classification model for gain enhancement techniques used in the design of high performance amplifiers. A parallel gain enhancement technique is proposed for switched capacitor circuits which combine the best features of the existing gain enhancement techniques found in continuous-time and discrete-time amplifiers. This technique utilizes two dependent closed loop amplifiers to enhance the open loop DC gain of the main amplifier. This replicated parallel gain enhancement (RPGE) technique enables a very high DC gain amplifier with an improved harmonic distortion performance. A proof of concept pipeline ADC in a 0.18 um CMOS process using RPGE technique achieves 75 dB SNDR, 91 dB SFDR, -87 dB THD at 20 MS/s. The measured 13 bit DNL and INL is +0.75/-0.36 and +0.88/-0.92 LSB respectively. The ADC operates from a supply voltage of 1.3 V, consumes 5.9 mW, occupies 3.06 mm(2) and achieves a figure of merit of 65 fJ/CS.
引用
收藏
页数:4
相关论文
共 50 条