Recent Progress and Challenges Regarding Carbon Nanotube On-Chip Interconnects

被引:16
|
作者
Xu, Baohui [1 ]
Chen, Rongmei [2 ]
Zhou, Jiuren [3 ]
Liang, Jie [1 ]
机构
[1] Shanghai Univ, Sch Microelect, Shanghai 201800, Peoples R China
[2] Interuniv Microelect Ctr IMEC, B-3001 Leuven, Belgium
[3] Xidian Univ, Hangzhou Inst Technol, Emerging Device & Chip Lab, Hangzhou 311200, Peoples R China
基金
中国国家自然科学基金;
关键词
on-chip interconnect; carbon nanotube; through-silicon-via (TSV); Cu-CNT composite; PERFORMANCE ANALYSIS; THERMAL-CONDUCTIVITY; GLOBAL INTERCONNECTS; REPEATER INSERTION; THROUGH-SILICON; RESISTANCE; BUNDLES; DESIGN; DELAY; FABRICATION;
D O I
10.3390/mi13071148
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Along with deep scaling transistors and complex electronics information exchange networks, very-large-scale-integrated (VLSI) circuits require high performance and ultra-low power consumption. In order to meet the demand of data-abundant workloads and their energy efficiency, improving only the transistor performance would not be sufficient. Super high-speed microprocessors are useless if the capacity of the data lines is not increased accordingly. Meanwhile, traditional on-chip copper interconnects reach their physical limitation of resistivity and reliability and may no longer be able to keep pace with a processor's data throughput. As one of the potential alternatives, carbon nanotubes (CNTs) have attracted important attention to become the future emerging on-chip interconnects with possible explorations of new development directions. In this paper, we focus on the electrical, thermal, and process compatibility issues of current on-chip interconnects. We review the advantages, recent developments, and dilemmas of CNT-based interconnects from the perspective of different interconnect lengths and through-silicon-via (TSV) applications.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Carbon-nanotube-based wireless on-chip interconnects
    Franck, P.
    Baillargeat, D.
    Tay, B. K.
    [J]. 2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [2] Challenges for on-chip interconnects
    Cadien, KC
    Reshotko, MR
    Block, BA
    Bowen, AM
    Kencke, DL
    Davids, P
    [J]. Optoelectronic Integration on Silicon II, 2005, 5730 : 133 - 143
  • [3] Signal Integrity Analysis of Carbon Nanotube on-chip Interconnects
    Chiariello, A. G.
    Maffucci, A.
    Miano, G.
    [J]. 2009 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2009, : 33 - +
  • [4] Performance Modeling for carbon nanotube interconnects in on-chip power distribution
    Naeemi, Azad
    Huang, Gang
    Meindl, James D.
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 420 - +
  • [5] Modelling and delay analysis of on-chip differential carbon nanotube interconnects
    Cheng, Zi-Han
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Wang, Jing
    Dong, Linxi
    Wang, Gaofeng
    [J]. MICRO & NANO LETTERS, 2019, 14 (05) : 505 - 510
  • [6] Reliability of Wireless On-Chip Interconnects Based on Carbon Nanotube Antennas
    Nojeh, A.
    Pande, P.
    Ganguly, A.
    Sheikhaei, S.
    Belzer, B.
    Ivanov, A.
    [J]. 2008 IEEE 14TH INTERNATIONAL MIXED-SIGNALS, SENSORS, AND SYSTEMS TEST WORKSHOP, 2008, : 182 - +
  • [7] Challenges and Progress on Carbon Nanotube Integration for BEOL Interconnects
    Uhlig, B.
    Dhavamani, A.
    Nagy, N.
    Lilienthal, K.
    Liske, R.
    Ramos, R.
    Dijon, J.
    Okuno, H.
    Kalita, D.
    Lee, J.
    Georgiev, V.
    Asenov, A.
    Amoroso, S.
    Wang, L.
    Koenemann, F.
    Gotsmann, B.
    Goncalves, G.
    Chen, B.
    Liang, J.
    Pandey, R. R.
    Chen, R.
    Todri-Sanial, A.
    [J]. 2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 16 - 18
  • [8] Modeling carbon nanotube bundles for future on-chip nano-interconnects
    Chiariello, Andrea G.
    Maffucci, Antonio
    Miano, Giovanni
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [9] Electrical Modeling of On-Chip Copper-Carbon Nanotube Composite Interconnects
    Gao, Xuan
    Zheng, Jie
    Zhao, Wen-Sheng
    Wang, Gaofeng
    [J]. 2016 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2016, : 229 - 231
  • [10] Analysis of Challenges for On-Chip Optical Interconnects
    Dokania, Rajeev K.
    Apsel, Alyssa B.
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 275 - 280