SOC Test Architecture and Method for 3-D ICs

被引:25
|
作者
Lo, Chih-Yen [1 ]
Hsing, Yu-Tsao [1 ]
Denq, Li-Ming [1 ]
Wu, Cheng-Wen [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
3-D IC test; system-on-chip (SOC) test; test architecture; test integration; INTEGRATION;
D O I
10.1109/TCAD.2010.2051732
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3-D integration provides another way to put more devices in a smaller footprint. However, it also introduces new challenges in testing. Flexible test architecture named test access control system for 3-D integrated circuits (TACS-3D) is proposed for 3-D integrated circuits (IC) testing. Integration of heterogeneous design-for-testability methods for logic, memory, and through-silicon via (TSV) testing further reduces the usage of test pins and TSVs. To highly reuse pre-bond test circuits in post-bond test, an innovative linking mechanism shares TSVs and test pins of the 3-D IC. No matter how many layers are there in the 3-D IC, a large portion of TSVs and test pins is reserved for data application. Therefore, smaller post-bond test time is expected. A test chip composed of a network security processor platform is taken as an example. Less than 0.4% test overhead increases in area and time between 2-D and 3-D cases. Compared with the instinctively direct access, TACS-3D reveals up to 54% test time improvement under the same TSV usage.
引用
收藏
页码:1645 / 1649
页数:5
相关论文
共 50 条
  • [1] A TSV Repair Scheme Using Enhanced Test Access Architecture for 3-D ICs
    Yang, Chi-Chun
    Chou, Che-Wei
    Li, Jin-Fu
    [J]. 2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 7 - 12
  • [2] A Test Response Compression Method for Monolithic 3-D ICs Based on 3-D Haar Wavelet Transforms
    Hu, Jing
    Lin, Yuheng
    Hu, Ming
    Wang, Hongjian
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70
  • [3] Temperature Sensing RRAM Architecture for 3-D ICs
    Merkel, Cory E.
    Kudithipudi, Dhireesha
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (04) : 878 - 887
  • [4] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718
  • [5] A Post-Bond ILV Test Method in Monolithic 3-D ICs
    Fang, Xu
    Zhao, Xiaofeng
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024,
  • [6] Advances in Design and Test of Monolithic 3-D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Park, Heechun
    Kim, Jinwoo
    Murali, Gauthaman
    Lee, Edward
    Kim, Daehyun
    Lim, Sung Kyu
    Mukhopadhyay, Saibal
    Chakrabarty, Krishnendu
    [J]. IEEE DESIGN & TEST, 2020, 37 (04) : 92 - 100
  • [7] Hierarchical Test Integration Methodology for 3-D ICs
    Chou, Che-Wei
    Li, Jin-Fu
    Yu, Yun-Chao
    Lo, Chih-Yen
    Kwai, Ding-Ming
    Chou, Yung-Fa
    [J]. IEEE DESIGN & TEST, 2015, 32 (04) : 59 - 70
  • [8] High-Performance TSV Architecture for 3-D ICs
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    [J]. IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 467 - 468
  • [9] Erratum to "A Test Response Compression Method for Monolithic 3-D ICs Based on 3-D Haar Wavelet Transforms" ( 3506412, 2022)
    Tan, Qimeng
    Wang, Minhang
    Chen, Lei
    Xiong, Rong
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2022, 71 : 17 - 17
  • [10] A Test Response Compression Method for Monolithic 3-D ICs Based on 3-D Haar Wavelet Transforms (vol 70, 3506412, 2021)
    Hu, Jing
    Lin, Yuheng
    Hu, Ming
    Wang, Hongjian
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70