A high-reliability and low-power computing-in-memory implementation within STT-MRAM

被引:13
|
作者
Zhang, Liuyang [1 ,2 ]
Deng, Erya [1 ,2 ]
Cai, Hao [3 ]
Wang, You [1 ,2 ]
Torres, Lionel [4 ]
Todri-Sanial, Aida [4 ]
Zhang, Youguang [1 ,2 ]
机构
[1] Beihang Univ, Fert Beijing Inst, Beijing 100191, Peoples R China
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Southeast Univ, Natl ASIC Syst Engn Ctr, Nanjing 210096, Jiangsu, Peoples R China
[4] Univ Montpellier, CNRS, LIRMM, F-34095 Montpellier, France
来源
MICROELECTRONICS JOURNAL | 2018年 / 81卷
基金
欧盟地平线“2020”; 中国国家自然科学基金;
关键词
Computing-in-memory (CIM); Nonvolatile memory (NVM); STT-MRAM; Memory wall;
D O I
10.1016/j.mejo.2018.09.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the conventional Von-Neumann computer architecture, more energy and time are consumed by the data transport, rather than the computation itself because of the limited bandwidth between the processor and memory. Computing-in-memory (CIM) is therefore proposed to effectively address the issue by moving some specified kinds of computation into the memory. It has been proposed for several decades, however, not really used when considering the reliability and cost. With the emergence of non-volatile memories, the CIM has regained interest to tackle the issue. In this paper, we implement a CIM scheme: ComRef (Complementary Reference) within STT-MRAM (Spin Transfer Torque Magnetic Random-Access Memory), and then compare its reliability and performance with the DualRef (Dual Reference) CIM implementation. Simulation results reveal that the ComRef obviously improves the reliability by decreasing 67.1% of the operation error rate and by increasing up to 57.4% of the sensing margin. It accelerates the bitwise logic operation with cutting down 20.8% (similar to 41.1 ps) of the operation delay. Most importantly, it is highly energy efficient by reducing 23.4% of the average dynamic energy and 65.6% of the average static power. The ComRef provides a pathway to implement high-reliability and low-power CIM paradigm within STT-MRAM.
引用
收藏
页码:69 / 75
页数:7
相关论文
共 50 条
  • [41] A novel time-domain in-memory computing unit using STT-MRAM
    Saha, Ankana
    Alla, Srija
    Joshi, Vinod Kumar
    MICROELECTRONIC ENGINEERING, 2024, 284
  • [42] High-Performance STT-MRAM-Based Computing-in-Memory Scheme Utilizing Data Read Feature
    Wu, Bi
    Liu, Kai
    Yu, Tianyang
    Zhu, Haonan
    Chen, Ke
    Yan, Chenggang
    Deng, Erya
    Liu, Weiqiang
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 817 - 826
  • [43] TAM: A Computing in Memory based on Tandem Array within STT-MRAM for Energy-Efficient Analog MAC Operation
    Wang, Jinkai
    Gu, Zhengkun
    Wang, Hongyu
    Hao, Zuolei
    Zhang, Bojun
    Zhao, Weisheng
    Zhang, Yue
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [44] A High-Reliability, Low-Power Magnetic Full Adder
    Gang, Yi
    Zhao, Weisheng
    Klein, Jacques-Olivier
    Chappert, Claude
    Mazoyer, Pascale
    IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (11) : 4611 - 4616
  • [45] A CFMB STT-MRAM-Based Computing-in-Memory Proposal With Cascade Computing Unit for Edge AI Devices
    Zhou, Yongliang
    Zhou, Zixuan
    Wei, Yiming
    Yang, Zhen
    Lin, Xiao
    Dai, Chenghu
    Hao, Licai
    Peng, Chunyu
    Cai, Hao
    Wu, Xiulong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (01) : 187 - 200
  • [46] Exploring STT-MRAM based In-Memory Computing Paradigm with Application of Image Edge Extraction
    He, Zhezhi
    Angizi, Shaahin
    Fan, Deliang
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 439 - 446
  • [47] Reliability Demonstration of Reflow Qualified 22nm STT-MRAM for Embedded Memory Applications
    Wang, Chia-Yu
    Shih, Meng-Chun
    Weng, Chih-Hui
    Chen, Chia-Hsiang
    Chang, Chih-Yang
    Wang, Wayne
    Chiang, Tien-Wei
    Hung, Arthur
    Chuang, Harry
    Gallagher, William J.
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [48] Cross-layer design and analysis of a low power, high density STT-MRAM for embedded systems
    Komalan, Manu
    Sakhare, Sushil
    Trong Huynh Bao
    Rao, Siddharth
    Kim, Woojin
    Tenllado, Christian
    Gomez, Jose Ignacio
    Kar, Gouri Sankar
    Furnemont, Arnaud
    Catthoor, Francky
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2496 - 2499
  • [49] Low power and high density STT-MRAM for embedded cache memory using advanced perpendicular MTJ integrations and asymmetric compensation techniques
    Ikegami, K.
    Noguchi, H.
    Kamata, C.
    Amano, M.
    Abe, K.
    Kushida, K.
    Kitagawa, E.
    Ochiai, T.
    Shimomura, N.
    Itai, S.
    Saida, D.
    Tanaka, C.
    Kawasumi, A.
    Hara, H.
    Ito, J.
    Fujita, S.
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [50] Accuracy Improvement With Weight Mapping Strategy and Output Transformation for STT-MRAM-Based Computing-in-Memory
    Wang, Xianggao
    Wei, Na
    Gao, Shifan
    Wu, Wenhao
    Zhao, Yi
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2024, 10 : 75 - 81