Design of Low Power Transmission Gate Based 9T SRAM Cell

被引:1
|
作者
Rooban, S. [1 ]
Leela, Moru [1 ]
Rahman, Md Zia Ur [1 ]
Subbulakshmi, N. [2 ]
Manimegalai, R. [3 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Guntur 522502, Andhra Pradesh, India
[2] Francis Xavier Engn Coll, Dept Elect & Commun Engn, Tirunelveli 627003, Tamil Nadu, India
[3] PSG Inst Technol & Appl Res, Dept Comp Sci & Engn, Coimbatore 641062, Tamil Nadu, India
来源
CMC-COMPUTERS MATERIALS & CONTINUA | 2022年 / 72卷 / 01期
关键词
Bit-interleaving; low power; SRAM cell; schmitt trigger; transmission gate; V-MIN ANALYSIS; SUBTHRESHOLD SRAM; LUT MULTIPLIER; SCHEME;
D O I
10.32604/cmc.2022.023934
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Considerable research has considered the design of low-power and high-speed devices. Designing integrated circuits with low-power consumption is an important issue due to the rapid growth of high-speed devices. Embedded static random-access memory (SRAM) units are necessary components in fast mobile computing. Traditional SRAM cells are more energy consuming and with lower performances. The major constraints in SRAM cells are their reliability and low power. The objectives of the proposed method are to provide a high read stability, low energy consumption, and better writing abilities. A transmission gate-based multi-threshold single-ended Schmitt trigger (ST) 9T SRAM cell in a bit-interleaving structure without a write-back scheme is proposed. Herein, an ST inverter with a single bit-line design is used to attain the high read stability. A negative assist technique is applied to alter the trip voltage of the single-ended ST inverter. The multi threshold complementary metal oxide semiconductor (MTCMOS) technique is adopted to reduce the leakage power in the proposed single-ended TG ST 9T SRAM cell. The proposed system uses a combination of standard and ST inverters, which results in a large read stability. Compared with the previous ST 9T, ST 11T, 11T, 10T, and 7T SRAM cells, the proposed cell is implemented in Cadence Virtuoso ADE with 45-nm CMOS technology and consumes 35.80%, 42.09%, 31.60%, 12.54%, and 31.60% less energy for read operations and 73.59%, 93.95%, 92.76%, 89.23%, and 85.78% less energy for write operations, respectively.
引用
收藏
页码:1309 / 1321
页数:13
相关论文
共 50 条
  • [1] Robust low power transmission gate (TG) based 9T SRAM cell with isolated read and write operation
    Gupta, Ruchi
    Dasgupta, S.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (04) : 652 - 668
  • [2] Transmission gate-based 9T SRAM cell for variation resilient low power and reliable internet of things applications
    Pal, Soumitra
    Gupta, Vivek
    Ki, Wing Hung
    Islam, Aminul
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (05) : 584 - 595
  • [3] A Low Power 9T SRAM Cell Design for both Active and Passive Mode
    Upadhyay, P.
    Mandal, Anik
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2018 15TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2018, : 672 - 675
  • [4] Design of Several Important Peripheral Circuits of SRAM Based on 9T SRAM Cell
    Zhao Huizhuo
    [J]. PROCEEDINGS OF 2009 CONFERENCE ON COMMUNICATION FACULTY, 2009, : 23 - 26
  • [5] Ultra-Low Power 9T FinFET Based SRAM Cell for IoT Applications
    Jain, Prashant U.
    Tomar, V. K.
    [J]. JOURNAL OF ELECTRICAL SYSTEMS, 2024, 20 (05) : 2755 - 2770
  • [6] An Ultra-Low-Power 9T SRAM Cell Based on Threshold Voltage Techniques
    Majid Moghaddam
    Somayeh Timarchi
    Mohammad Hossein Moaiyeri
    Mohammad Eshghi
    [J]. Circuits, Systems, and Signal Processing, 2016, 35 : 1437 - 1455
  • [7] An Ultra-Low-Power 9T SRAM Cell Based on Threshold Voltage Techniques
    Moghaddam, Majid
    Timarchi, Somayeh
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (05) : 1437 - 1455
  • [8] Design of Low Leakage 9T SRAM Cell with Improved Performance for Ultra-Low Power Devices
    Kumar, Harekrishna
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (02)
  • [9] Low-Voltage 9T FinFET SRAM Cell for Low-Power Applications
    Moradi, Farshad
    Tohidi, Mohammad
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015,
  • [10] Ultra Low power Dissipation in 9T SRAM Design by Using FinFET Technology
    Sharma, Nidhi
    [J]. PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,