Wirelength and Memory OptimizedRectilinear Steiner Minimum Tree Routing

被引:0
|
作者
Latha, N. R. [1 ]
Prasad, G. R. [2 ]
机构
[1] BMS Coll Engn, Dept CSE, Bangalore, Karnataka, India
[2] BMS Coll Engn, Dept Comp Sci & Engn, Bangalore, Karnataka, India
来源
2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT) | 2017年
关键词
Minimum spanning tree; Rectilinear Steiner tree; VLSI; wirelength estimation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RectilinearSteiner minimal tree (RSMT) construction is a fundamental issue in designing very large scale integrated Integration (VLSI). FLUTE (Fast Look-Up table) based approach presented a fast and accurate RSMT construction for both smaller and higher degree nets. The model reduces the time complexity for RSMT construction for smaller nets, however for larger nets there exists memory overhead. Since flute basedmodel did not consider the memory requirement in constructing RSMT, the proposed work presents a memory optimized RSMT (MORSMT) construction in order to address the memory overhead for larger nets. Experiments are conducted to evaluate the performance of proposed approach over existing model for varied benchmarks in terms of computation time, memory overhead and wire length. The experimentalresults showthat the proposed model is scalable and efficient.
引用
收藏
页码:1493 / 1497
页数:5
相关论文
共 50 条
  • [1] A new channel routing algorithm based on Steiner Minimum Tree
    Luo, XH
    Sun, LL
    Yan, XL
    Zhu, HW
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 126 - 129
  • [2] ZERO SKEW CLOCK ROUTING WITH MINIMUM WIRELENGTH
    CHAO, TH
    HSU, YC
    HO, JM
    BOESE, KD
    KAHNG, AB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (11): : 799 - 814
  • [3] Obstacle Aware Delay Optimized Rectilinear Steiner Minimum Tree Routing
    Shyamala, G.
    Prasad, G. R.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2194 - 2197
  • [4] The Euclidean bottleneck Steiner tree and Steiner tree with minimum number of Steiner points
    Du, DZ
    Wang, LS
    Xu, BA
    COMPUTING AND COMBINATORICS, 2001, 2108 : 509 - 518
  • [5] MISTER: An Approximate Minimum Steiner Tree Based Routing Scheme in Wireless Sensor Networks
    Li, Guorui
    Wang, Ying
    Wang, Cong
    Luo, Biao
    ADVANCES IN SWARM INTELLIGENCE, ICSI 2016, PT II, 2016, 9713 : 317 - 323
  • [6] X-architecture Steiner Minimum Tree Algorithm Considering Routing Resource Relaxation
    Tang H.
    Liu G.
    Guo W.
    Chen G.
    Moshi Shibie yu Rengong Zhineng/Pattern Recognition and Artificial Intelligence, 2020, 33 (05): : 401 - 412
  • [7] RSR: A new Rectilinear Steiner Minimum Tree approximation for FPGA placement and global routing
    de Vicente, J
    Lanchares, J
    Hermida, R
    24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 192 - 195
  • [8] Hexagonal Minimum Steiner Tree Construction for Y Architecture: A Case of Non-Manhattan Routing
    Ghosal, Prasun
    Biswas, Arunava
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 160 - 166
  • [9] Quantum Speedup for the Minimum Steiner Tree Problem
    Miyamoto, Masayuki
    Iwamura, Masakazu
    Kise, Koichi
    Le Gall, Francois
    COMPUTING AND COMBINATORICS (COCOON 2020), 2020, 12273 : 234 - 245
  • [10] On the Value of a Random Minimum Weight Steiner Tree
    Béla Bollobás*
    David Gamarnik
    Oliver Riordan
    Benny Sudakov†
    Combinatorica, 2004, 24 : 187 - 207