Synthesis and Verification of Cyclic Combinational Circuits

被引:0
|
作者
Chen, Jui-Hung [1 ]
Chen, Yung-Chih [2 ]
Weng, Wan-Chen [1 ]
Huang, Ching-Yi [1 ]
Wang, Chun-Yao [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu, Taiwan
[2] Yuan Ze Univ, Dept Comp Sci & Engn, Chungli, Taiwan
关键词
NECESSITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prior works have demonstrated opportunities for achieving more minimized combinational circuits by introducing combinational loops during the synthesis. However, they achieved this by using a branch-and-bound technique to explore possible cyclic dependencies of circuits, which may not scale well for complex designs. Instead of using exploration, this paper proposes a formal algorithm using logic implication to identify cyclifiable structure candidates directly, or to create them aggressively in circuits. Additionally, we also propose a SAT-based algorithm to validate whether the formed loops are combinational or not. The effectiveness and scalability of the identification and validation algorithms are demonstrated in the experimental results performed on a set of IWLS 2005 benchmarks. As compared to the state-of-the-art algorithm, our validation algorithm produces speedups ranging from 2 to 2350 times.
引用
收藏
页码:257 / 262
页数:6
相关论文
共 50 条
  • [41] Block synthesis of combinational circuits in the basis of PLA and library gates
    Bibilo, P
    Kirienko, N
    DESDES '1: PROCEEDINGS OF THE INTERNATIONAL WORKSHOP ON DISCRETE-EVENT SYSTEM DESIGN, 2001, : 181 - 186
  • [42] SYNTHESIS OF COMBINATIONAL MULTIPLIER CIRCUITS FROM MULTIVALUED LOGICAL ELEMENTS
    KORNEYCH.VI
    TARASENK.VP
    ENGINEERING CYBERNETICS, 1968, (06): : 40 - &
  • [44] Design error diagnosis with re-synthesis in combinational circuits
    Ubar, R
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (01): : 73 - 82
  • [45] Design Error Diagnosis with Re-Synthesis in Combinational Circuits
    Raimund Ubar
    Journal of Electronic Testing, 2003, 19 : 73 - 82
  • [46] SYNTHESIS OF SINGLE-OUTPUT COMBINATIONAL CIRCUITS USING MULTIPLEXERS
    BUTOV, AA
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1978, (03): : 6 - 13
  • [47] Lower-power logic synthesis of the combinational CMOS circuits
    Cheremisinova, Ludmila D.
    VESTNIK TOMSKOGO GOSUDARSTVENNOGO UNIVERSITETA-UPRAVLENIE VYCHISLITELNAJA TEHNIKA I INFORMATIKA-TOMSK STATE UNIVERSITY JOURNAL OF CONTROL AND COMPUTER SCIENCE, 2014, 28 (03): : 89 - 98
  • [48] Pulse Broadening in Combinational Circuits with Standard Logic Cell Synthesis
    Olowogemo, Semiu A.
    Robinson, William H.
    Yiwere, Ahmed
    Tachie-Menson, Ebenezer
    Limbrick, Daniel B.
    Lin, Bor-Tyng
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 215 - 218
  • [49] AUTOMATED SYNTHESIS OF COMBINATIONAL-CIRCUITS BY CASCADE NETWORKS OF MULTIPLEXERS
    GORAI, RK
    PAL, A
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1990, 137 (02): : 164 - 170
  • [50] SYNTHESIS OF COMBINATIONAL SWITCHING-CIRCUITS CONTAINING NO STATIC HAZARDS
    AGIBALOV, GP
    KOMAROV, JM
    LIPSKY, VB
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1979, (03): : 1 - 6