FPGA-based platform for fast accurate evaluation of Ultra Low Power SoC

被引:0
|
作者
Patrigeon, Guillaume [1 ]
Benoit, Pascal [1 ]
Torres, Lionel [1 ]
机构
[1] Univ Montpellier, CNRS, LIRMM, Montpellier, France
基金
欧盟地平线“2020”;
关键词
FPGA; Cortex-M0; performance evaluation; cycle accurate; self-monitoring;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Accurate evaluation of Ultra Low Power Systems on Chip (ULP SoC) is a huge challenge for designers and developers. In embedded applications, especially for Internet of Things end-node devices, ULP SoCs have to interact with their environment and need self-management. For this kind of applications, modelling a complete SoC, including processor(s), memories, all the peripherals components, their interaction and low-power policies, can be very complex in terms of developments and benchmarking. In order to cope with this challenge, an approach is to implement the desired system on FPGA with a monitoring infrastructure dedicated to fast and accurate performance evaluation. In this paper, we propose a set of different tools used during the evaluation step that can also be easily implemented on the final product and used by the system itself for self-assessment to enable adaptive behaviour. Illustrated by a simple architecture implemented on an FPGA-based platform, this method brings flexible, cycle accurate, fast and reliable performance evaluation and self-evaluation, with the possibility to use the platform for low-cost prototyping.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [21] Matrix Multiplication on FPGA-Based Platform
    Lee, Tai-Chi
    White, Mark
    Gubody, Michael
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2013, VOL I, 2013, I : 113 - 117
  • [22] FPGA-based ultra-fast and wideband instantaneous frequency measurement receiver
    Xie, Shao-Yi
    Zhang, Xiao-Fa
    Yang, Jun
    Liu, Li-Guo
    Wang, Quan
    Yuan, Nai-Chang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (12):
  • [23] An FPGA-based edge computing and accelerating platform for fast diabetic retinopathy diagnosis
    Li, Silong
    Qiu, Jiaming
    Huang, Yijin
    Tang, Xiaoying
    Ye, Terry Tao
    MEDICAL IMAGING 2023, 2023, 12464
  • [24] Versatile PC/FPGA-based verification/fast prototyping platform with multimedia applications
    Lin, Yi-Li
    Young, Chung-Ping
    Su, Alvin W. Y.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (06) : 2425 - 2434
  • [25] Ultra Low Power FPGA-Based Architecture for Wake-up Radio in Wireless Sensor Networks
    Rosello, V.
    Portilla, J.
    Riesgo, T.
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 3826 - 3831
  • [26] Demonstration of a Multimode SoC FPGA-based Acoustic Camera
    da Silva, Bruno
    Segers, Laurent
    Braeken, An
    Touhafi, Abdellah
    2019 29TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2019, : 419 - 420
  • [27] FPGA-Based Improved Background Subtraction for Ultra-Low Latency
    Oshima, Yoshiyuki
    Yamaguchi, Yoshiki
    Tsugami, Ryohei
    Fujiwara, Toshihito
    Fukui, Tatsuya
    Narikawa, Satoshi
    IEEE Access, 2024, 12 : 164063 - 164080
  • [28] A Fast FPGA-Based BCD Adder
    Mubin Ul Haque
    Zarrin Tasnim Sworna
    Hafiz Md. Hasan Babu
    Ashis Kumer Biswas
    Circuits, Systems, and Signal Processing, 2018, 37 : 4384 - 4408
  • [29] A Fast FPGA-Based BCD Adder
    Ul Haque, Mubin
    Sworna, Zarrin Tasnim
    Babu, Hafiz Md. Hasan
    Biswas, Ashis Kumer
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (10) : 4384 - 4408
  • [30] FPGA-based Low Power Audio Subword Sorter Unit
    Karthigaikumar, P.
    Baskaran, K.
    IETE JOURNAL OF RESEARCH, 2009, 55 (06) : 260 - 265