FPGA-based platform for fast accurate evaluation of Ultra Low Power SoC

被引:0
|
作者
Patrigeon, Guillaume [1 ]
Benoit, Pascal [1 ]
Torres, Lionel [1 ]
机构
[1] Univ Montpellier, CNRS, LIRMM, Montpellier, France
基金
欧盟地平线“2020”;
关键词
FPGA; Cortex-M0; performance evaluation; cycle accurate; self-monitoring;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Accurate evaluation of Ultra Low Power Systems on Chip (ULP SoC) is a huge challenge for designers and developers. In embedded applications, especially for Internet of Things end-node devices, ULP SoCs have to interact with their environment and need self-management. For this kind of applications, modelling a complete SoC, including processor(s), memories, all the peripherals components, their interaction and low-power policies, can be very complex in terms of developments and benchmarking. In order to cope with this challenge, an approach is to implement the desired system on FPGA with a monitoring infrastructure dedicated to fast and accurate performance evaluation. In this paper, we propose a set of different tools used during the evaluation step that can also be easily implemented on the final product and used by the system itself for self-assessment to enable adaptive behaviour. Illustrated by a simple architecture implemented on an FPGA-based platform, this method brings flexible, cycle accurate, fast and reliable performance evaluation and self-evaluation, with the possibility to use the platform for low-cost prototyping.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [1] Energy and performance evaluation of an FPGA-based SoC platform with AES and PRESENT coprocessors
    Guo, Xu
    Chen, Zhimin
    Schaumont, Patrick
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2008, 5114 : 106 - 115
  • [2] A Fast and Accurate FPGA-Based Fault Injection System
    Schweizer, Thomas
    Peterson, Dustin
    Kuehn, Johannes M.
    Kuhn, Tommy
    Rosenstiel, Wolfgang
    2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 236 - 236
  • [3] Fast Power and Performance Evaluation of FPGA-Based Wireless Communication Systems
    Lorandel, Jordane
    Prevotet, Jean-Christophe
    Helard, Maryline
    IEEE ACCESS, 2016, 4 : 2005 - 2018
  • [4] FPGA-based Evaluation Platform for Disaggregated Computing
    Theodoropoulos, Dimitris
    Alachiotis, Nikolaos
    Pnevmatikatos, Dionisios
    INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION (SAMOS 2017), 2017, : 129 - 136
  • [5] Fast and Accurate System-Level Power Estimation Model for FPGA-Based Designs
    Tripathi, Abhishek N.
    Rajawat, Arvind
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (13)
  • [6] Fast and Accurate Training of Ensemble Models with FPGA-based Switch
    Meng, Jiuxi
    Guo, Ce
    Gebara, Nadeen
    Luk, Wayne
    2020 IEEE 31ST INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2020), 2020, : 81 - 84
  • [7] An FPGA-based platform for integrated power and motion control
    Jeppesen, B. P.
    Crosland, A.
    Chau, T.
    PROCEEDINGS OF THE IECON 2016 - 42ND ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2016, : 2684 - 2689
  • [8] Virtual Platform of FPGA based SoC for Power Electronics Applications
    Diaz, E.
    Mateos, R.
    Bueno, E.
    2019 IEEE 28TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2019, : 1371 - 1376
  • [9] Accurate Area, Time and Power Models for FPGA-Based Implementations
    Deng, Lanping
    Sobti, Kanwaldeep
    Zhang, Yuanrui
    Chakrabarti, Chaitali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 63 (01): : 39 - 50
  • [10] Accurate Area, Time and Power Models for FPGA-Based Implementations
    Lanping Deng
    Kanwaldeep Sobti
    Yuanrui Zhang
    Chaitali Chakrabarti
    Journal of Signal Processing Systems, 2011, 63 : 39 - 50