On-chip stochastic communication

被引:0
|
作者
Dumitras, T [1 ]
Marculescu, R [1 ]
机构
[1] Carnegie Mellon Univ, Pittsburgh, PA 15213 USA
来源
关键词
system-on-chip; network-on-chip; on-chip communication; high performance; stochastic communication;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As CMOS technology scales down into the deep-submicron (DSM) domain, the Systems-On-Chip (SoCs) are getting more and more complex and the costs of design and verification are rapidly increasing due to the inefficiency of traditional CAD tools. Relaxing the requirement of 100% correctness for devices and interconnects drastically reduces the costs of design but, at the same time, requires that SoCs be designed with some degree of system-level fault-tolerance. In this chapter, we introduce a new communication paradigm for SoCs, namely stochastic communication. The newly proposed scheme not only separates communication from computation, but also provides the required built-in fault-tolerance to DSM failures, is scalable and cheap to implement. For a generic tile-based architecture, we show how a ubiquitous multimedia application (an MP3 encoder) can be implemented using stochastic communication in an efficient and robust manner. More precisely, up to 70% data upsets, 80% packet drops because of buffer overflow, and severe levels of synchronization failures can be tolerated while maintaining a much lower latency than a traditional bus-based implementation of the same application. We believe that our results open Lip a whole new area of research with deep implications for on-chip network design of future generations of SoCs.
引用
收藏
页码:373 / 386
页数:14
相关论文
共 50 条
  • [1] On-chip stochastic communication
    Dumitras, T
    Marculescu, R
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 790 - 795
  • [2] A theoretical framework for on-chip stochastic communication analysis
    Bogdan, Paul
    Marculescu, Radu
    [J]. 2006 1ST INTERNATIONAL CONFERENCE ON NANO-NETWORKS AND WORKSHOPS, 2006, : 90 - +
  • [3] Robust on-chip communication
    Bose, P
    [J]. IEEE MICRO, 2006, 26 (03) : 5 - 5
  • [4] Modeling on-chip communication
    Seceleanu, T
    Plosila, J
    [J]. INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 89 - 92
  • [5] Genetic Algorithm Based On-Chip Communication Link Reconfiguration for Efficient On-Chip Communication
    Hemalatha, S. Beulah
    Vigneswaran, T.
    [J]. 2017 INTERNATIONAL CONFERENCE ON ALGORITHMS, METHODOLOGY, MODELS AND APPLICATIONS IN EMERGING TECHNOLOGIES (ICAMMAET), 2017,
  • [6] Integrated On-Chip Antennas for Chip-to-Chip Communication
    Yordanov, Hristomir H.
    Russer, Peter
    [J]. 2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 41 - 44
  • [7] An on-chip CDMA communication network
    Wang, Xin
    Nurmi, Jari
    [J]. 2005 International Symposium on System-On-Chip, Proceedings, 2005, : 155 - 160
  • [8] The LOTTERYBUS on-chip communication architecture
    Lahiri, Kanishka
    Raghunathan, Anand
    Lakshminarayana, Ganesh
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (06) : 596 - 608
  • [9] Flow Regulation for On-Chip Communication
    Lu, Zhonghai
    Millberg, Mikael
    Jantsch, Axel
    Bruce, Alistair
    van der Wolf, Pieter
    Henriksson, Tomas
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 578 - +
  • [10] A Flow Regulator for On-Chip Communication
    Lu, Zhonghai
    Brachos, Dimitris
    Jantsch, Axel
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 151 - 154