An issue logic for Superscalar Microprocessors

被引:0
|
作者
Shiao, FJ [1 ]
Shieh, JJ [1 ]
机构
[1] Tatung Univ, Dept Comp Sci & Engn, Taipei, Taiwan
关键词
issue logic; issue table; superscalar;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In order to enhance the computer performance, nowadays microprocessors use Superscalar architecture. But the Superscalar architecture is unable to enhance the performance effectively due to two reasons. One reason is the complexity design will reduce the clock frequency seriously and another reason is data dependency makes the instructions parallelism unable to break through the dataflow limitation. In this paper, we propose speculative wakeup logic to enhance the instructions parallelism. In order to issue more instructions every cycle, an issue table is added to help the select logic select the suitable instructions to issue. Simulation results show the average IPC is increased by 22.5% in SPECInt and 45% in SPECfp over a conventional architecture.
引用
收藏
页码:268 / 271
页数:4
相关论文
共 50 条
  • [21] Dynamic Register File Partitioning in Superscalar Microprocessors for Energy Efficiency
    Ozsoy, Meltem
    Kocberber, Y. Onur
    Kayaalp, Mehmet
    Ergin, Oguz
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 515 - 520
  • [22] PROGRAMMABLE LOGIC AND MICROPROCESSORS
    TONGE, JD
    GAUNT, DL
    KENDALL, JP
    POST OFFICE ELECTRICAL ENGINEERS JOURNAL, 1977, 70 (OCT): : 136 - 144
  • [23] SPECIAL ISSUE ON MICROPROCESSORS
    IWAMURA, J
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (10) : 1179 - 1180
  • [24] Special issue on microprocessors
    Patt, Y
    PROCEEDINGS OF THE IEEE, 1995, 83 (12) : 1599 - 1600
  • [25] Banked multiported register files for high-frequency superscalar microprocessors
    Tseng, JH
    Asanovic, K
    30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 62 - 71
  • [26] Superscalar instruction issue in an asynchronous microprocessor
    Endecott, PB
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (05): : 266 - 272
  • [27] Exploiting narrow values for energy efficiency in the register files of superscalar microprocessors
    Ergin, Oguz
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 477 - 485
  • [28] Design of Instruction Decode Logic for Dual-issue Superscalar Processor Based on LEON2
    Yang, Xue
    Yu, Lixin
    Zhuang, Wei
    Wu, Yingpan
    Hao, Li
    2013 IEEE THIRD INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2013,
  • [29] AN EEPROM FOR MICROPROCESSORS AND CUSTOM LOGIC
    CUPPENS, R
    HARTGRING, CD
    VERWEY, JF
    PEEK, HL
    VOLLEBREGT, FAH
    DEVENS, EGM
    SENS, IA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 603 - 608
  • [30] AN EEPROM FOR MICROPROCESSORS AND CUSTOM LOGIC
    CUPPENS, R
    HARTGRING, CD
    VERWEY, JF
    PEEK, HL
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 268 - &