Implementation of Public Key Crypto Processor with Probabilistic Encryption on FPGA for Nodes in Wireless Sensor Networks

被引:0
|
作者
Leelavathi, G. [2 ]
Shaila, K. [1 ]
Venugopal, K. R. [3 ]
机构
[1] Vivekananda Inst Technol, Elect & Commun Engn, Bengaluru, India
[2] GSKSJTI, VTU Res Ctr, Bengaluru, India
[3] Univ Visvesvaraya Coll Engn, Bengaluru, India
关键词
Elliptic Curve Cryptography; FPGA; Goldwasser Micali algorithm; Probabilistic Encryption; Quadratic Residue; Wireless Sensor Networks;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Cryptographic algorithms are fundamental to the secure communications over Wireless Sensor Networks. This paper presents complete public key cryptosystem with mathematical model essential for designing a cryptographic algorithm that integrates probabilistic encryption. The encryption process is presented as a secured pseudo random number generator that supports key generation process. The main goal of our work is to design Public Key Crypto Processor with modification of Public Key Algorithms, RSA and ECC for Wireless Sensor Node architecture considering speed, time and area as the design parameters. The Crypto Processor is simulated on different FPGA devices, with key length 64 bits. The comparison of the performance is done with respect to area and speed. The proposed Public key Crypto algorithm is modeled using Verilog and synthesized on Spartan 3 and 6, Virtex 7, Kintex 7 and Artix7. Combinational path delay is not determined in any of the module implemented. The design satisfies the requirements of resource constrained Wireless Sensor Network's devices with 0.05% i.e., less device utilization with speed of 968.9MHz.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [1] Reconfigurable hardware architecture of public key crypto processor for VANET and wireless sensor nodes
    Leelavathi G.
    Shaila K.
    Venugopal K.R.
    International Journal of Vehicle Information and Communication Systems, 2020, 5 (01) : 11 - 25
  • [2] Performance Analysis of Probabilistic Encryption on FPGA for Wireless Sensor Nodes
    Leelavathi G.
    Shaila K.
    Venugopal K.R.
    Journal of The Institution of Engineers (India): Series B, 2022, 103 (05) : 1687 - 1697
  • [3] Design and Implementation of FPGA Based Processor for Wireless Sensor Nodes
    Pragati, Sugantha R.
    Jawahar, A.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1912 - 1916
  • [4] A public key encryption model for wireless sensor networks
    Rodriguez, H.
    Ontiveros, B.
    Soto, I.
    Carrasco, R.
    CSNDSP 08: PROCEEDINGS OF THE SIXTH INTERNATIONAL SYMPOSIUM ON COMMUNICATION SYSTEMS, NETWORKS AND DIGITAL SIGNAL PROCESSING, 2008, : 373 - +
  • [5] The Public Key Encryption to Improve the Security on Wireless Sensor Networks
    Xu, Chungen
    Ge, Yanhong
    ICIC 2009: SECOND INTERNATIONAL CONFERENCE ON INFORMATION AND COMPUTING SCIENCE, VOL 1, PROCEEDINGS: COMPUTING SCIENCE AND ITS APPLICATION, 2009, : 11 - +
  • [6] Efficient Public Key Infrastructure Implementation in Wireless Sensor Networks
    Munivel, E.
    Ajit, G. M.
    2010 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION AND SENSOR COMPUTING, 2010, : 47 - 52
  • [7] Elliptic Curve Crypto Processor on FPGA using Montgomery Multiplication with Vedic and Encoded Multiplier over GF(2m) for Nodes in Wireless Sensor Networks
    Leelavathi, G.
    Shaila, K.
    Venugopal, K. R.
    2018 IEEE 13TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (IEEE ICIIS), 2018, : 220 - 223
  • [8] On the implementation of the Advanced Encryption Standard on a public-key crypto-coprocessor
    Garcia, AV
    Seifert, JP
    USENIX ASSOCIATION AND IFIP WG 8.8 (SMART CARDS) PROCEEDINGS OF CARDIS '02 FIFTH SMART CARD RESEARCH AND ADVANCED APPLICATION CONFERENCE, 2002, : 135 - 145
  • [9] FPGA IMPLEMENTATION OF OFDM FOR WIRELESS SENSOR NETWORKS
    Johar, Hussana R. B.
    Sujatha, B. R.
    PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2016, : 557 - 560
  • [10] FPGA Implementation of AES-based Crypto Processor
    Anwar, Hassan
    Daneshtalab, Masoud
    Ebrahimi, Masoumeh
    Plosila, Juha
    Tenhunen, Hannu
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 369 - 372