Analysis and Comparison of Variations in Double Edge Triggered Flip-Flops

被引:0
|
作者
Alioto, Massimo [1 ]
Consoli, Elio [2 ]
Palumbo, Gaetano [3 ]
机构
[1] Natl Univ Singapore, ECE, Singapore 117548, Singapore
[2] Maxim Integrated Prod, Catania, Italy
[3] Univ Catania Italy, DIEEI, Catania, Italy
关键词
DELAY-AREA DOMAIN; HIGH-PERFORMANCE; IMPACT;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, the impact of variations on the most representative double-edge triggered flip-flop (FF) topologies is comparatively evaluated in 65-nm CMOS. The analysis explicitly considers fundamental sources of variations such as process, voltage and temperature (PVT) variations. For each FF topology, the variations of the performance, the energy per cycle and the leakage power are statistically evaluated through Monte Carlo simulations. The analysis explicitly includes the important impact of layout parasitics in different respects. First, they are accounted for in the circuit optimization loop, rather than being considered an afterthought. In addition, interconnect variations are explicitly considered in the statistical characterization of the flip-flops. Results for the different FF topologies are compared to identify the potential advantages and drawbacks of each topology. To gain an insight into the impact of transistor sizing and load, each FF topology is analyzed under a wide range of design targets and loads. The conclusions of the analysis are a useful tool to assist the designer in the preliminary variation budgeting before detailed circuit design, as well as in selecting the most appropriate topology for a targeted application.
引用
收藏
页数:6
相关论文
共 50 条
  • [22] 10 GHz Throughput FinFET Dual-Edge Triggered Flip-Flops
    Esmaeili, S. E.
    Al-Khalili, A. J.
    2014 IEEE 27TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2014,
  • [23] NEW FUNCTIONAL AND STRUCTURAL GENERATION OF JK EDGE-TRIGGERED FLIP-FLOPS
    STEFANESCU, I
    REVUE ROUMAINE DE PHYSIQUE, 1977, 22 (07): : 733 - 742
  • [24] Analysis and Optimization of Flip-Flops Under Process and Runtime Variations
    Golanbari, Mohammad Saber
    Kiamehr, Saman
    Tahoori, Mehdi B.
    Nassif, Sani
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 191 - 196
  • [25] FLIP-FLOPS
    HOFFMAN, TR
    DATAMATION, 1969, 15 (01): : 13 - &
  • [26] Design and Analysis of Power Efficient TG Based Dual Edge Triggered Flip-Flops with Stacking Technique
    Sabu, Neethu Anna
    Batri, K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)
  • [27] EDGE-TRIGGERED FLIP-FLOPS MAKE 360-DEGREE PHASE METER
    HAGER, JC
    ELECTRONICS, 1975, 48 (17): : 100 - 101
  • [28] Differential Edge-Triggered Flip-Flops Using Neuron-MOS Transistors
    Hang, Guoqiang
    Hu, Xiaohui
    Zhu, Hongli
    You, Xiaohu
    2013 9TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2013, : 313 - 317
  • [29] Low-power single- and double-edge-triggered flip-flops for high-speed applications
    Rasouli, SH
    Khademzadeh, A
    Afzali-Kusha, A
    Nourani, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (02): : 118 - 122
  • [30] A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops
    Chung, W
    Lo, T
    Sachdev, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 913 - 918