A Fractional-N Digital LC-PLL Using Coupled Frequency Doubler With Frequency-Tracking Loop for Wireline Applications

被引:4
|
作者
Shin, Dongseok [1 ]
Kim, Hyung Seok [1 ]
Liu, Chuan-Chang [1 ]
Wali, Priya [1 ]
Murthy, Savyasaachi Keshava [1 ]
Fan, Yongping [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
Oscillators; Resonant frequency; Couplings; Phase locked loops; Frequency modulation; Tuning; Power demand; Coupled oscillator; current re-use; digitally controlled oscillator (DCO); frequency doubler; frequency-tracking loop; phase-locked loop (PLL); phase noise (PN); voltage-controlled oscillator (VCO); CMOS; SYNTHESIZER; CONVERTER; WAVE;
D O I
10.1109/JSSC.2021.3122986
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a 23.9-29.4 GHz digital LC-phase-locked loop (PLL) architecture with a low phase noise (PN) and power-efficient coupled frequency doubler for 224 Gb/s PAM-4 transmitter clocking. The proposed frequency doubler is designed with two oscillators running at 14 and 28 GHz which are coupled by a transformer. Compared to a conventional frequency doubler or a two-way coupled oscillator, the coupling between the 14 and 28 GHz oscillators provides extra PN reduction as the 14 GHz oscillator can achieve lower PN than the 28 GHz one. In addition, by stacking the two oscillators through the transformer, the current is reused and hence power consumption is reduced. To optimize the PN performance across process, voltage, and temperature (PVT), a compact and power-efficient frequency-tracking loop (FTL) is implemented. The 14 GHz oscillator output is fed to the PLL feedback divider rather than the doubled output, which enables power saving in the prescaler divider in the feedback path. The proposed PLL is fabricated in 10 nm FinFET technology and the PLL achieves a 65 fs random jitter at the transmitter output after a 1st-order 4 MHz-BW CDR filtering which enables the industry's first 224 Gb/s PAM-4 transmitter. Compared with a reference NMOS-GM LC-digitally controlled oscillator (DCO) implemented on the same die, the proposed coupled frequency doubler achieves 4.75 dB lower PN with only a 25% power consumption increase. The LC-PLL consumes 17.1 mW from a 0.8/1.0 V regulated supply and occupies an area of 0.088 mm(2).
引用
收藏
页码:1736 / 1748
页数:13
相关论文
共 50 条
  • [31] COMPARISON OF SIGMA-DELTA MODULATOR FOR FRACTIONAL-N PLL FREQUENCY SYNTHESIZER
    Mao Xiaojian Yang Huazhong Wang Hui (Department of Electronic Engineering
    Journal of Electronics(China), 2007, (03) : 374 - 379
  • [32] Initial Frequency Preset Technique for Fast Locking Fractional-N PLL Synthesizers
    Sohn, Jihoon
    Shin, Hyunchol
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 534 - 542
  • [33] Modeling and simulation of ΔΣ fractional-N PLL frequency synthesizer in Verilog-AMS
    Ye, Zhipeng
    Chen, Wenbin
    Kennedy, Michael Peter
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (10) : 2141 - 2147
  • [34] Design and realization of a digital ΔΣ modulator for fractional-n frequency synthesis
    Kenny, TP
    Riley, TAD
    Filiol, NM
    Copeland, MA
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 1999, 48 (02) : 510 - 521
  • [35] Design of a Compact Fractional-N PLL-based Frequency Synthesizer for Dual-band DBS Applications
    Liu, Zhiqiang
    Xu, Jinping
    Liu, Gang
    Pan, Yunlong
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - SPRING (PIERS), 2017, : 3812 - 3815
  • [36] A fractional-N frequency synthesizer for WCDMA/Bluetooth/ZigBee applications
    Zhou Chunyuan
    Li Guolin
    Zhang Chun
    Chi Baoyong
    Li Dongmei
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [37] A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers
    Xizhen, Yin
    Xiao Shimao
    Jin Yuhua
    Wu Qiwu
    Ma Chengyan
    Ye Tianchun
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (04)
  • [38] Closed-Loop Nonlinear Modeling of ΣΔ Fractional-N Frequency Synthesizers
    Hedayati, H.
    Bakkaloglu, B.
    2007 70TH ARFTG MICROWAVE MEASUREMENT CONFERENCE (ARFTG), 2007,
  • [39] A fractional-N frequency synthesizer for WCDMA/Bluetooth/ZigBee applications
    周春元
    李国林
    张春
    池保勇
    李冬梅
    王志华
    Journal of Semiconductors, 2009, 30 (07) : 112 - 116
  • [40] A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers
    尹喜珍
    肖时茂
    金玉花
    吴启武
    马成炎
    叶甜春
    Journal of Semiconductors, 2012, 33 (04) : 117 - 123