共 50 条
- [43] Multiplierless implementation of 2-D FIR filters [J]. INTEGRATION-THE VLSI JOURNAL, 2005, 38 (04) : 597 - 613
- [44] A full-pipelined 2-D IDCT/IDST VLSI architecture with adaptive block-size for HEVC standard [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (09):
- [45] A full 2D IDCT with extreme low complexity [J]. APPLICATIONS OF DIGITAL IMAGE PROCESSING XXX, PTS 1 AND 2, 2007, 6696
- [46] Source adaptive software 2D IDCT with SIMD [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 3642 - 3645
- [47] Parallel-pipeline 2-D DCT/IDCT processor chip [J]. VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 774 - 784
- [48] Implementation of the 2D DCT using a Xilinx XC6264 FPGA [J]. SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 541 - 550
- [49] Efficient and Privacy-Preserving Outsourcing of 2D-DCT and 2D-IDCT [J]. WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2020, 2020
- [50] A Fast and Concise Parallel Implementation of the 8x8 2D IDCT using Halide [J]. 2020 IEEE 32ND INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING (SBAC-PAD 2020), 2020, : 167 - 174