Reversible binary subtractor design using quantum dot-cellular automata

被引:15
|
作者
Das, Jadav Chandra [1 ]
De, Debashis [1 ,2 ]
机构
[1] West Bengal Univ Technol, Dept Comp Sci & Engn, Kolkata 700064, India
[2] Univ Western Australia, Dept Phys, Nedlands, WA 6009, Australia
关键词
Quantum dot-cellular automata (QCA); Reversible logic; DG gate; Binary subtractor; Quantum cost; LOGIC; QCA; GATES; SIMULATION; CIRCUITS; NANOCOMMUNICATION; IMPLEMENTATION; REALIZATION; CLOCKING;
D O I
10.1631/FITEE.1600999
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In the field of nanotechnology, quantum dot-cellular automata (QCA) is the promising archetype that can provide an alternative solution to conventional complementary metal oxide semiconductor (CMOS) circuit. QCA has high device density, high operating speed, and extremely low power consumption. Reversible logic has widespread applications in QCA. Researchers have explored several designs of QCA-based reversible logic circuits, but still not much work has been reported on QCA-based reversible binary subtractors. The low power dissipation and high circuit density of QCA pledge the energy-efficient design of logic circuit at a nano-scale level. However, the necessity of too many logic gates and detrimental garbage outputs may limit the functionality of a QCA-based logic circuit. In this paper we describe the design and implementation of a DG gate in QCA. The universal nature of the DG gate has been established. The QCA building block of the DG gate is used to achieve new reversible binary subtractors. The proposed reversible subtractors have low quantum cost and garbage outputs compared to the existing reversible subtractors. The proposed circuits are designed and simulated using QCA Designer-2.0.3.
引用
收藏
页码:1416 / 1429
页数:14
相关论文
共 50 条
  • [21] Reversible priority encoder design and implementation using quantum-dot cellular automata
    Das, Jadav Chandra
    De, Debashis
    IET QUANTUM COMMUNICATION, 2020, 1 (02): : 72 - 78
  • [22] Design of a 1-Bit Half and Full Subtractor using a Quantum-Dot Cellular Automata (QCA)
    Ramachandran, S. S.
    Kumar, K. J. Jegadish
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2324 - 2327
  • [23] A Novel Full Adder/Subtractor in Quantum-Dot Cellular Automata
    Mohammad Mosleh
    International Journal of Theoretical Physics, 2019, 58 : 221 - 246
  • [24] A Novel Full Adder/Subtractor in Quantum-Dot Cellular Automata
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (01) : 221 - 246
  • [25] Design and simulation of Full-Subtractor based on Quantum-Dot cellular automata technology
    Hosseinzadeh, Mehdi
    Hussain, Dildar
    Azimi, Nemat
    Alenizi, Farhan A.
    Safaiezadeh, Behrouz
    Ahmed, Omed Hassan
    Lee, Sang-Woong
    Rahmani, Amir Masoud
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 171
  • [26] Efficient design of reversible alu in quantum-dot cellular automata
    Sasamal, Trailokya Nath
    Singh, Ashutosh Kumar
    Mohan, Anand
    OPTIK, 2016, 127 (15): : 6172 - 6182
  • [27] Novel design and simulation of reversible ALU in quantum dot cellular automata
    Safaiezadeh, Behrouz
    Mahdipour, Ebrahim
    Haghparast, Majid
    Sayedsalehi, Samira
    Hosseinzadeh, Mehdi
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (01): : 868 - 882
  • [28] Design of a reversible structure for memory in quantum-dot cellular automata
    Salimzadeh, Fereshteh
    Heikalabad, Saeed Rasouli
    Gharehchopogh, Farhad Soleimanian
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (12) : 2257 - 2265
  • [29] Nano-scale design of full adder and full subtractor using reversible logic based decoder circuit in quantum-dot cellular automata
    Das, Jadav Chandra
    De, Debashis
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023, 36 (05)
  • [30] A novel design of 8-bit adder/subtractor by quantum-dot cellular automata
    Kianpour, Moein
    Sabbaghi-Nadooshan, Reza
    Navi, Keivan
    JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2014, 80 (07) : 1404 - 1414