MULTIPLIER-FREE RAISED-COSINE FILTER FOR BINARY STREAMS USING DDS

被引:0
|
作者
Kaya, Zeynep [1 ]
Seke, Erol [2 ]
机构
[1] Bilecik Seyh Edebali Univ, Elekt Elekt Muhendisligi Bolumu, Bilecik, Turkey
[2] Eskisehir Osmangazi Univ, Elekt & Elekt Muhendisligi Bolumu, Eskisehir, Turkey
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Raised-Cosine filters with over-sampled input/output are used to limit spectral bandwidth of the communication signals. Over-sampling inherently increases the number of required components in FIR filters. We aimed to reduce the number of scarse and frequently needed resources, multipliers (or selectors) and adders, and replace them with the counters and storage elements that are abundant in FPGA's. Since the number of possible waveforms generated by FIR-filtering upsampled binary streams are finite and determined by the number of storage elements in the filter, placing these waveforms in LUTs and outputting the waveforms that correspond the inputs, greatly simplifies the FIR-filter implementation. The possibility of run-time update of LUTs makes run-time replacement of the waveforms possible. High operation frequency of the block rams allowed problem-free operation of the example filters in this work.
引用
下载
收藏
页码:128 / 131
页数:4
相关论文
共 50 条
  • [21] A MULTIPLIER-FREE DFT ALGORITHM USING DIFFERENTIAL CODING OF COEFFICIENTS
    KOCSIS, F
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1988, 16 (01) : 3 - 10
  • [22] A high-speed multiplier-free realization of IIR filter using ROM's and elevated signal rate
    Sakunkonchak, T
    Tantaratana, S
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (06): : 1479 - 1487
  • [23] Computationally efficient direct multiplier-free minimum-phase FIR filter design
    Jovanovic-Dolecek, Gordana
    Fernandez-Vazquez, A.
    Alvarez, M. M.
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 43 - +
  • [24] Time-area efficient multiplier-free recursive filter architectures for FPGA implementation
    Shajaan, M
    Sorensen, JA
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 3268 - 3271
  • [25] A multiplier-free design for an integrated digital VSB filter using wave digital all-pass sections
    Hu, M
    Yli-Kaakinen, J
    Renfors, M
    Vainio, O
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 126 - 129
  • [26] ECG noise reduction using multiplier-free FIR digital filters
    Lian, Y
    Ho, PC
    2004 7TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS 1-3, 2004, : 2198 - 2201
  • [27] A high-speed multiplier-free realization of IIR filter using ROM's and elevated signal rate
    Sakunkonchak, T.
    Tantaratana, S.
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2001, E84-A (06) : 1479 - 1487
  • [28] Interpolation filter using raised cosine pulse for timing recovery
    Lin, Y
    Tsai, HF
    Jiang, ZH
    IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 200 - 203
  • [29] Cascaded multiplier-free implementation of adaptive anti-jamming filter based on GNSS receiver
    Song, Jie
    Chen, Lei
    Lu, Zukun
    Li, Baiyu
    Liu, Zhe
    Xue, Zhihao
    Sun, Guangfu
    Liu, Wenhong
    FRONTIERS IN PHYSICS, 2024, 12
  • [30] Identification of nonlinear discrete-time systems using raised-cosine radial basis function networks
    Al-Ajlouni, AF
    Schilling, RJ
    Harris, SL
    INTERNATIONAL JOURNAL OF SYSTEMS SCIENCE, 2004, 35 (04) : 211 - 221