Influence of spacer layer on InP/InGaAs δ-doped heterojunction bipolar transistors

被引:3
|
作者
Tsai, JH [1 ]
Chu, YJ [1 ]
机构
[1] Natl Kaohsiung Normal Univ, Dept Phys, Kaohsiung 802, Taiwan
关键词
InP/InGaAs; delta-doped; heterejunction bipolar transistors; spacer; offset voltage; potential spike; recombination current;
D O I
10.1016/j.matchemphys.2004.12.003
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, the influence of spacer layers on DC performance of InP/InGaAs delta-doped heterojunction bipolar transistors (HBT's) is investigated by theoretical analysis and experimental results. As compared to previous delta-doped HBT's, the studied device has another left-side InGaAs spacer added between delta-doped sheet and InP emitter layers at base-emitter (B-E) junction. The left-side spacer more effectively helps to maintain the integrity of uniform-doped InP emitter and the quality of interface; reduce the emitter barrier for electrons, decrease the collector-emitter offset voltage, and increases the confinement effect for holes. An analytical model related to the potential spike at B-E junction and base recombination current is developed to demonstrate the transistor performances. Experimentally, transistor performances with a maximum current gain of 455 and a low offset voltage of 55 mV are achieved. (c) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [1] The influence of a δ-doped sheet on DC performances of InP/InGaAs heterojunction bipolar transistors
    Tsai, JH
    Chu, YJ
    Chen, JS
    Zhu, KP
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2005, 37 (03) : 203 - 215
  • [2] High performances of InP/InGaAs heterojunction bipolar transistors with a δ-doped sheet between two spacer layers
    Tsai, JH
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2003, 18 (12) : 1010 - 1014
  • [3] INALAS/INGAAS HETEROJUNCTION BIPOLAR-TRANSISTORS WITH AN N-DOPED INGAAS SPACER
    FUKANO, H
    TOMIZAWA, M
    TAKANASHI, Y
    FUJIMOTO, M
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1992, 31 (12A): : 3816 - 3822
  • [4] InP/InGaAs heterojunction bipolar transistors with low-resistance contact on heavily doped InP emitter layer
    Kim, M
    Kim, CY
    Kwon, YS
    [J]. APPLIED PHYSICS LETTERS, 2004, 84 (15) : 2934 - 2936
  • [5] Be diffusion in InGaAs/InP heterojunction bipolar transistors
    Bahl, SR
    Moll, N
    Robbins, VM
    Kuo, HC
    Moser, BG
    Stillman, GE
    [J]. IEEE ELECTRON DEVICE LETTERS, 2000, 21 (07) : 332 - 334
  • [6] Simulation of beryllium diffusion in the base layer of InGaAs/InP heterojunction bipolar transistors
    Marcon, J
    Koumetz, S
    Ketata, M
    Launay, P
    [J]. MODELLING AND SIMULATION IN MATERIALS SCIENCE AND ENGINEERING, 1996, 4 (05) : 443 - 454
  • [7] Surface passivation of InP/InGaAs heterojunction bipolar transistors
    Ng, WK
    Tan, CH
    Houston, PA
    Krysa, A
    Tahraoui, A
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (06) : 720 - 724
  • [8] InP/InGaAs heterojunction bipolar transistors with superlattice emitter structure
    Wang, WC
    Lin, KP
    Yu, KH
    Lin, KW
    Yen, CH
    Chiou, WH
    Wang, CK
    Liu, WC
    [J]. COMMAD 2000 PROCEEDINGS, 2000, : 234 - 237
  • [9] Gain limitations of scaled InP/InGaAs heterojunction bipolar transistors
    [J]. 1600, American Institute of Physics Inc. (89):
  • [10] Analytical modeling of pnp InP/InGaAs heterojunction bipolar transistors
    Datta, S
    Roenker, KP
    Cahay, MM
    Lunardi, LM
    [J]. SOLID-STATE ELECTRONICS, 2000, 44 (07) : 1331 - 1333