Novel programmable digital signal processor for multimedia applications

被引:0
|
作者
Lin, LC [1 ]
Lin, TJ [1 ]
Lee, CC [1 ]
Chao, CM [1 ]
Chen, SK [1 ]
Liu, CH [1 ]
Hsiao, PC [1 ]
Liu, CW [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Kaohsiung, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel DSP architecture for multimedia applications. The DSP core is a simple RISC processor from the programmer's view, which has a high-performance DSP unit and the applications can be easily targeted on the RISC shell to reduce the development time. Moreover, the DSP unit is itself a fully-programmable 4-way VLIW datapath, which has a novel ping-pong register file. To smooth the instruction execution of the two-level programmable DSP processor and improve the code density, we propose a hierarchical encoding scheme for variable-length instructions. The simulations show that our DSP has comparable performance with state-of-the-art DSP architectures, and the hierarchical instruction encoding saves 31%-64% code sizes compared to the fixed-length instruction encoding.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [1] PROGRAMMABLE DIGITAL SIGNAL PROCESSOR EVALUATED FOR RADAR APPLICATIONS
    KELLY, RR
    CHARTON, S
    [J]. MICROWAVE JOURNAL, 1979, 22 (02) : 62 - 66
  • [2] ARCHITECTURE OF A PROGRAMMABLE DIGITAL SIGNAL PROCESSOR
    SHIVELY, RR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (01) : 16 - 22
  • [3] DESIGN CONSIDERATIONS OF A PROGRAMMABLE PREDETECTION DIGITAL SIGNAL PROCESSOR FOR RADAR APPLICATIONS
    SHAY, BP
    [J]. REPORT OF NRL PROGRESS, 1972, (SEP): : 33 - 34
  • [4] A novel dynamically programmable arithmetic array (DPAA) processor for digital signal processing
    Tan, BK
    Yoshimura, R
    Matsuoka, T
    Taniguchi, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (03) : 741 - 747
  • [5] A media processor for multimedia signal processing applications
    Holmann, E
    Yoshida, T
    Yamada, A
    Mohri, A
    [J]. SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 86 - 96
  • [6] A FASTBUS MODULE FOR TRIGGER APPLICATIONS BASED ON A DIGITAL SIGNAL PROCESSOR AND ON PROGRAMMABLE GATE ARRAYS
    BATTAIOTTO, P
    COLAVITA, A
    FRATNIK, F
    LANCERI, L
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1991, 301 (02): : 265 - 268
  • [7] Programmable photonic signal processor chip for radiofrequency applications
    Zhuang, Leimeng
    Roeloffzen, Chris G. H.
    Hoekman, Marcel
    Boller, Klaus-J.
    Lowery, Arthur J.
    [J]. OPTICA, 2015, 2 (10): : 854 - 859
  • [8] DIGITAL SIGNAL PROCESSOR FOR TELECOMMUNICATION APPLICATIONS
    DAS, S
    JAYANTHI, S
    MIDDLETON, FA
    MORTON, SG
    [J]. ELECTRICAL COMMUNICATION, 1985, 59 (03): : 320 - 326
  • [9] A field programmable bit-serial digital signal processor
    Rahim, SA
    Turner, LE
    [J]. 4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 295 - 298
  • [10] Media digital signal processor core design for multimedia application
    Liu, P
    Yu, GJ
    Cai, WG
    Yao, QD
    [J]. MULTIMEDIA ON MOBILE DEVICES II, 2006, 6074