Performance Characterization of TSV in 3D IC via Sensitivity Analysis

被引:48
|
作者
You, Jhih-Wei [1 ]
Huang, Shi-Yu [1 ]
Kwai, Ding-Ming [2 ]
Chou, Yung-Fa [1 ,2 ]
Wu, Cheng-Wen [1 ,2 ]
机构
[1] Natl Tsing Hua Univ, Elect Engn Dept, Hsinchu, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu, Taiwan
关键词
RING; DELAY;
D O I
10.1109/ATS.2010.73
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a method that can characterize the propagation delays across the Through Silicon Vias (TSVs) in a 3D IC. We adopt the concept of the oscillation test, in which two TSVs are connected with some peripheral circuit to form an oscillation ring. Upon this foundation, we propose a technique called sensitivity analysis to further derive the propagation delay of each individual TSV participating in the oscillation ring - a distilling process. In this process, we perturb the strength of the two TSV drivers, and then measure their effects in terms of the change of the oscillation ring's period. By some following analysis, the propagation delay of each TSV can be revealed. Monte-Carlo analysis of a typical TSV with 30% process variation on transistors shows that the characterization error of this method is only 2.1% with the standard deviation of 8.1%.
引用
收藏
页码:389 / 394
页数:6
相关论文
共 50 条
  • [31] A Thermal-Aware Distribution Method of TSV in 3D IC
    Hou, Ligang
    Fu, Jingyan
    Wang, Jinhui
    Gong, Na
    Zhao, Wei
    Geng, Shuqin
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [32] TSV-Aware Analytical Placement for 3D IC Designs
    Hsu, Meng-Kai
    Chang, Yao-Wen
    Balabanov, Valeriy
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 664 - 669
  • [33] Comparative Analysis of Clock Distribution Networks for TSV-based 3D IC Designs
    Navidi, Mir Mohammad
    Byun, Gyung-Su
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 184 - 188
  • [34] Thermal-Mechanical Performance Analysis and Structure Optimization of the TSV in 3-D IC
    Wang, Zhimin
    Ye, Guigen
    Li, Xinjian
    Xue, Shifeng
    Gong, Liang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (05): : 822 - 831
  • [35] Co-process Technology of the TSV and Embedded IC for 3D heterogeneous IC Integration
    Yook, Jong-Min
    Kim, Seong-Ryul
    Lee, Won-Cheol
    Kim, Dong-Su
    Kim, Jun-Chul
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [36] Monolithic 3D IC vs. TSV-based 3D IC in 14nm FinFET Technology
    Samal, Sandeep Kumar
    Nayak, Deepak
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [37] High-level TSV Resource Sharing and Optimization for TSV based 3D IC Designs
    Lee, Byunghyun
    Kim, Taewhan
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 153 - 158
  • [38] Parasitics Extraction, Wideband Modeling and Sensitivity Analysis of Through-Strata-Via (TSV) in 3D Integration/Packaging
    Xu, Zheng
    Gu, Xiaoxiong
    Lu, Jian-Qiang
    2011 22ND ANNUAL IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2011,
  • [39] Through Silicon Via (TSV) Noise Coupling Effects on RF LC-VCO in 3D IC
    Lim, Jaemin
    Cho, Jonghyun
    Lee, Manho
    Jung, Daniel H.
    Choi, Sumin
    Lee, Hyunsuk
    Kim, Joungho
    Kim, Hyungsoo
    Kim, Yongju
    Kim, Yunsaing
    2014 IEEE 23RD CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2014, : 53 - 56
  • [40] 3D IC-TSV技术的散热特性研究
    李丹
    刘四平
    黄立恒
    韩玥鸣
    武艺宁
    环境技术, 2023, 41 (06) : 54 - 60