3-D Wafer-Level Packaging Die Stacking Using Spin-on-Dielectric Polymer Liner Through-Silicon Vias

被引:47
|
作者
Civale, Yann [1 ]
Tezcan, Deniz Sabuncuoglu [1 ]
Philipsen, Harold G. G. [1 ]
Duval, Fabrice F. C. [2 ]
Jaenen, Patrick [2 ]
Travaly, Youssef [1 ]
Soussan, Philippe [1 ]
Swinnen, Bart [1 ]
Beyne, Eric [3 ]
机构
[1] Interuniv Microelect Ctr, Interconnect & Packaging Dept, B-3001 Louvain, Belgium
[2] Interuniv Microelect Ctr, Dept Lithog, B-3001 Louvain, Belgium
[3] Interuniv Microelect Ctr, Proc Technol Dept, B-3001 Louvain, Belgium
关键词
Integrated circuit fabrication; integrated circuit interconnections; integrated circuit packaging; integrated circuits; packaging;
D O I
10.1109/TCPMT.2011.2125791
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, we report on the processing and the electrical characterization of a 3-D-wafer level packaging through-silicon-via (TSV) flow, using a polymer-isolated, Cu-filled TSV, realized on thinned wafers bonded to temporary carriers. A Cu/Sn micro-bump structure is integrated in the TSV process flow and used for realizing a two-die stack. Before TSV processing, the Si wafers are bonded to temporary carriers and thinned down to 50 mu m. The actual TSV and micro-bump process uses 3 masks, two Si-deep-reactive ion etching steps and a polymer liner as a dielectric. The dimensions of the TSV structure are: 35 mu m (TSV)-T-phi, 5 mu m thick polymer liner, 25-mu m-phi Cu TSV, 50 mu m deep TSV, and a 60 mu m TSV pitch.
引用
收藏
页码:833 / 840
页数:8
相关论文
共 50 条
  • [1] 3D Wafer Level Packaging: Processes and Materials for Through-Silicon Vias and Thin Die Embedding
    Soussan, Philippe
    Tezcan, Deniz Sabuncuoglu
    Iker, Francois
    Ruythooren, Wouter
    Majeed, Bivragh
    Swinnen, Bart
    Ruytooren, Wouter
    Beyne, Eric
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 43 - 53
  • [2] 3-D wafer-level packaging of MEMS using surface activated bonding and through-Si vias
    Takegawa, Yoshiyuki
    Kamakura, Masanao
    Baba, Toru
    Okudo, Takafumi
    Taura, Takumi
    Tomoida, Ryo
    Shiroishi, Hisanori
    Tone, Kaoru
    Saijo, Takashi
    IDW '07: PROCEEDINGS OF THE 14TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2007, : 1411 - 1414
  • [3] Mechanical reliability of silicon wafers with through-wafer vias for wafer-level packaging
    Polyakov, A
    Bartek, M
    Burghartz, JN
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1783 - 1788
  • [4] 3-D stacked wafer-level packaging
    Savastiouk, Sergey, 2000, IHS Publ Group, Libertyville, IL, United States (09):
  • [5] 3-D Integration and Through-Silicon Vias in MEMS and Microsensors
    Wang, Zheyao
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2015, 24 (05) : 1211 - 1244
  • [6] Wafer-level packaging and direct interconnection technology based on hybrid bonding and through silicon vias
    Kuehne, Stephane
    Hierold, Christofer
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2011, 21 (08)
  • [7] Sloped through wafer vias for 3D wafer level packaging
    Tezcan, Deniz Sabuncuoglu
    Pham, Nga
    Majeed, Bivragh
    De Moor, Piet
    Ruythooren, Wouter
    Baert, Kris
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 643 - +
  • [8] Resistive Programmable Through-Silicon Vias for Reconfigurable 3-D Fabrics
    Sacchetto, Davide
    Zervas, Michael
    Temiz, Yuksel
    De Micheli, Giovanni
    Leblebici, Yusuf
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (01) : 8 - 11
  • [9] 3-D silicon integration and silicon packaging technology using silicon through-vias
    Knickerbocker, John U.
    Patel, Chirag S.
    Andry, Paul S.
    Tsang, Cornelia K.
    Buchwalter, L. Paivikki
    Sprogis, Edmund J.
    Gan, Hua
    Horton, Raymond R.
    Polastre, Robert J.
    Wright, Steven L.
    Cotte, John A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1718 - 1725
  • [10] Implementation of silicon-on-glass MEMS devices with embedded through-wafer silicon vias using the glass reflow process for wafer-level packaging and 3D chip integration
    Lin, Chiung-Wen
    Hsu, Chia-Pao
    Yang, Hsueh-An
    Wang, Wei Chung
    Fang, Weileun
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (02)