Write and Read Assist Techniques for SRAM Memories in Nanometer Technology

被引:0
|
作者
Reddy, Pulla A. [1 ]
Sreenivasulu, G. [1 ]
Chary, R. Veerabadra [2 ]
机构
[1] Sri Venkateswara Univ, Coll Engn, Dept ECE, Tirupati, AP, India
[2] INVECAS Inc, Bangalore, Karnataka, India
关键词
Read assist; Write assist; Stability; SRAM memory; OPERATION; VOLTAGE; CMOS;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
SRAM cell stability is the primary concern for future technologies due to process variations like threshold voltage and supply voltage scaling etc. The increased effect of process variation and increase in parasitic resistance and capacitance in Nano scale technologies, the lower supply voltages, continuous increase in the size of SRAMs requires additional techniques such as write assist and read assist to improve the write-ability, readability and stability of SRAM memories. In this paper various write and read assist techniques are analyzed with their pros and cons and each technique is explained with their implementation and their impact on write-ability, readability and stability of the SRAM memory. The SRAM bit cell write-ability is very critical at lower voltages. The impact of the write assist technique analyzed across the process, voltage and temperature range. Along with improving the write-ability of the SRAM cell the write assist techniques will impact the performance, power and area of the chip. At lower voltages the noise margin is very crucial for the SRAM cell stability. Read assist techniques help in improving the cell stability and these techniques analyzed across the process, voltage and temperature range. These read assist techniques not only helps the readability and stability of SRAM bit cells but they also will impact the performance, power and area of the chip. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:10309 / 10314
页数:6
相关论文
共 50 条
  • [31] Read Write Stability of Dual-Vt 7T SRAM Cell at 45 nm Technology
    Akashe, Shyam
    Sharma, Sanjay
    [J]. JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2013, 10 (01) : 69 - 72
  • [32] A Reverse Write Assist Circuit for SRAM Dynamic Write VMIN Tracking using Canary SRAMs
    Banerjee, Arijit
    Sinangil, Mahmut E.
    Poulton, John
    Gray, C. Thomas
    Calhoun, Benton H.
    [J]. PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 1 - +
  • [33] Design of a novel read and write assisted circuit in low power SRAM
    Guo C.
    Hao X.
    Chen F.
    [J]. Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2020, 46 (08): : 1618 - 1624
  • [34] ENHANCEMENT OF SRAM READ AND WRITE NOISE MARGIN BY DEVICE PERFORMANCE ADJUSTMENT
    Li, Ai Lin
    Chang, Wei
    Liu, Xiaoxi
    Duan, Yi
    Wang, Gao Xiang
    Ren, Zeng Yao
    Bao, Dong Xing
    Cao, XiaoLi
    Wang, Jingang
    [J]. CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [35] SRAM Write- and Performance-Assist Cells for Reducing Interconnect Resistance Effects Increased With Technology Scaling
    Cho, Keonhee
    Choi, Heekyung
    Jung, In Jun
    Oh, Jisang
    Oh, Tae Woo
    Kim, Kiryong
    Kim, Giseok
    Choi, Taemin
    Sim, Changsu
    Song, Taejoong
    Jung, Seong-Ook
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (04) : 1039 - 1048
  • [36] A new asymmetric 6T SRAM cell with a write assist technique in 65 nm CMOS technology
    Farkhani, Hooman
    Peiravi, Ali
    Moradi, Farshad
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1556 - 1565
  • [37] A 130 mV SRAM With Expanded Write and Read Margins for Subthreshold Applications
    Chang, Meng-Fan
    Chang, Shi-Wei
    Chou, Po-Wei
    Wu, Wei-Cheng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (02) : 520 - 529
  • [38] Low-power reliable SRAM cell for write/read operation
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (21): : 1 - 6
  • [39] A Novel Design of a Dual Functionality Read-Write Driver for SRAM
    Sharma, Pulkit
    Hashmi, M. S.
    [J]. 2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 280 - 285
  • [40] A new single-ended SRAM cell with write-assist
    Hobson, Richard F.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (02) : 173 - 181