Maintaining Moore's law - Enabling Cost-friendly Dimensional Scaling

被引:22
|
作者
Mallik, Arindam [1 ]
Ryckaert, Julien [1 ]
Mercha, Abdelkarim [1 ]
Verkest, Diederik [1 ]
Ronse, Kurt [1 ]
Thean, Aaron [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
来源
关键词
Cost of Ownership; Multiple patterning; EUV Lithography; FinFET technology;
D O I
10.1117/12.2086085
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Moore's Law (Moore's Observation) has been driving the progress in semiconductor technology for the past 50 years. The semiconductor industry is at a juncture where significant increase in manufacturing cost is foreseen to sustain the past trend of dimensional scaling. At N10 and N7 technology nodes, the industry is struggling to find a cost-friendly solution. At a device level, technologists have come up with novel devices (finFET, Gate-All-Around), material innovations (SiGe, Ge) to boost performance and reduce power consumption. On the other hand, from the patterning side, the relative slow ramp-up of alternative lithography technologies like EUVL and DSA pushes the industry to adopt a severely multi-patterning-based solution. Both of these technological transformations have a big impact on die yield and eventually die cost. This paper is aimed to analyze the impact on manufacturing cost to keep the Moore's law alive. We have proposed and analyzed various patterning schemes that can enable cost-friendly scaling. We evaluated the impact of EUVL introduction on tackling the high cost of manufacturing. The primary objective of this paper is to maintain Moore's scaling from a patterning perspective and analyzing EUV lithography introduction at a die level.
引用
收藏
页数:12
相关论文
共 41 条
  • [21] High-NA EUV lithography enabling Moore's law in the next decade
    van Schoot, Jan
    Troost, Kars
    Bornebroek, Frank
    van Ballegoij, Rob
    Lok, Sjoerd
    Krabbendam, Peter
    Stoeldraijer, Judon
    Loopstra, Erik
    Benschop, Jos
    Finders, Jo
    Meiling, Hans
    van Setten, Eelco
    Kneer, Bernhard
    Kuerz, Peter
    Kaiser, Winfried
    Heil, Tilmann
    Migura, Sascha
    Neumann, Jens Timo
    [J]. INTERNATIONAL CONFERENCE ON EXTREME ULTRAVIOLET LITHOGRAPHY 2017, 2017, 10450
  • [22] Re-enabling Moore's Law with re-engineered gate stacks
    Derbyshire, Katherine
    [J]. SOLID STATE TECHNOLOGY, 2007, 50 (04) : 39 - 43
  • [23] The future of two-dimensional semiconductors beyond Moore's law
    Kim, Ki Seok
    Kwon, Junyoung
    Ryu, Huije
    Kim, Changhyun
    Kim, Hyunseok
    Lee, Eun-Kyu
    Lee, Doyoon
    Seo, Seunghwan
    Han, Ne Myo
    Suh, Jun Min
    Kim, Jekyung
    Song, Min-Kyu
    Lee, Sangho
    Seol, Minsu
    Kim, Jeehwan
    [J]. NATURE NANOTECHNOLOGY, 2024, 19 (07) : 895 - 906
  • [24] Effective Scaling of Blockchain Beyond Consensus Innovations and Moore's Law: Challenges and Opportunities
    Liu, Yinqiu
    Qian, Kai
    Wang, Kun
    He, Lei
    [J]. IEEE SYSTEMS JOURNAL, 2022, 16 (01): : 1424 - 1435
  • [25] Evolution of Total Ionizing Dose Effects in MOS Devices With Moore's Law Scaling
    Fleetwood, Daniel M.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) : 1465 - 1481
  • [26] Moore's Law past 32nm: Future Challenges in Device Scaling
    Kuhn, Kelin J.
    [J]. IWCE-13: 2009 13TH INTERNATIONAL WORKSHOP ON COMPUTATIONAL ELECTRONICS, 2009, : 37 - 40
  • [27] Line-Edge Roughness and the Impact of Stochastic Processes on Lithography Scaling for Moore's Law
    Mack, Chris A.
    [J]. PHOTONIC INNOVATIONS AND SOLUTIONS FOR COMPLEX ENVIRONMENTS AND SYSTEMS (PISCES) II, 2014, 9189
  • [28] Seizing the Bandwidth Scaling of On-Package Interconnect in a Post-Moore's Law World
    Chirkov, Grigory
    Wentzlaff, David
    [J]. PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, ACM ICS 2023, 2023, : 410 - 422
  • [29] Fan-out Wafer-level Technology A New Trajectory for Moore's Law scaling
    Pendse, Rajendra D.
    [J]. 2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 134 - 134
  • [30] MicroSpring™ contacts on silicon:: Delivering Moore's Law-type scaling to semiconductor package, test and assembly
    Novitsky, J
    Miller, C
    [J]. 2000 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, 2000, 4217 : 250 - 255