VLSI implementation of DVB/RCS turbo code

被引:0
|
作者
Du, YM
Soleymani, MR
机构
关键词
DVB/RCS codes; VLSI implementation; turbo decoder;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, first different aspects of the implementation issues of the decoder with VLSI are explored, then a complete decoder VLSI design of non-binary convolutional turbo code for DVB/RCS will be presented. With a new normalization approach, the decoder can be speeded up considerably. In order to save area, a practical simplification method of branch metric calculation is introduced, which makes the whole design much more efficient. From an architectural point of view, an optimal full pipelined structure is designed with the forward path metric and backward path metric recursive circuits being optimized for speed and other functions being optimized for area. In the last part of this paper, another pipelined area saving method is proposed. The design is synthesized on a single chip FPGA (Xilinx Virtex-E). According to the RTL level and gate level simulation results and the in-chip test result, the decoder can work up to 7 Mbits/s data rate at 6 iterations with VirtexE. This is constitutes a two fold improvement over currently available products using the same FPGA family.
引用
收藏
页码:1581 / 1584
页数:4
相关论文
共 50 条
  • [41] Implementation and experimentation of network coding in DVB-S2/RCS2 systems
    Erl, Stefan
    de Cola, Tomaso
    [J]. INTERNATIONAL JOURNAL OF SATELLITE COMMUNICATIONS AND NETWORKING, 2017, 35 (06) : 571 - 581
  • [42] VLSI architectures for turbo codes
    Masera, G
    Piccinini, G
    Roch, MR
    Zamboni, M
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (03) : 369 - 379
  • [43] DVB-RCS for mobile satellite applications
    Paxal, Vendela Maria
    Wien, Tormod
    Thonstad, Hallvard
    Lexow, Hans Peter
    [J]. IETE JOURNAL OF RESEARCH, 2006, 52 (2-3) : 87 - 96
  • [44] Efficient VLSI implementation of memory-based FFT processors for DVB-T applications
    Wey, Chin-Long
    Tang, Wei-Chien
    Lin, Shin-Yo
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 98 - +
  • [45] A Location Privacy Extension for DVB-RCS
    Aggelis, Aggelis
    Sarris, Emmanuel T.
    Katos, Vasilios
    [J]. RADIOENGINEERING, 2011, 20 (01) : 151 - 158
  • [46] DVB-RCS FOR MOBILE INTERNET ACCESS
    Skoryk, Ivan
    Licev, Dimov
    [J]. JOURNAL OF THE INSTITUTE OF TELECOMMUNICATIONS PROFESSIONALS, 2015, 9 : 32 - 36
  • [47] High-performance programmable SISO decoder VLSI implementation for decoding turbo codes
    Miyauchi, T
    Yamamoto, K
    Yokokawa, T
    Kan, M
    Mizutani, Y
    Hattori, M
    [J]. GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 305 - 309
  • [48] An efficient high performance turbo code implementation in Rayleigh fading channel
    Chhabra, Pooja
    Nath, Vandana
    [J]. 2014 IEEE SYMPOSIUM ON WIRELESS TECHNOLOGY AND APPLICATIONS (ISWTA), 2014,
  • [49] Rate-Compatible Turbo Product Codes with Non-Symmetry Block Codes for DVB-RCS NG Systems
    Park, Tae Doo
    Kim, Min Hyuk
    Lim, Byeong Su
    Jung, Ji Won
    [J]. 17TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC 2011), 2011, : 920 - 924
  • [50] DVB-RCS FOR MOBILE INTERNET ACCESS
    不详
    [J]. JOURNAL OF THE INSTITUTE OF TELECOMMUNICATIONS PROFESSIONALS, 2015, 9 : 31 - 31