Architectural Aspects in Design and Analysis of SOT-based Memories

被引:0
|
作者
Bishnoi, Rajendra [1 ]
Ebrahimi, Mojtaba [1 ]
Oboril, Fabian [1 ]
Tahoori, Mehdi B. [1 ]
机构
[1] Karlsruhe Inst Technol, Chair Dependable Nano Comp, D-76021 Karlsruhe, Germany
关键词
ENERGY; SPINTRONICS; CIRCUIT; MRAM; RAM;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Magnetic Random Access Memory (MRAM) is a very promising emerging memory technology because of its various advantages such as non-volatility, high density and scalability. In particular, Spin Orbit Torque (SOT) MRAM is gaining interest as it comes along with all the benefits of its predecessor Spin Transfer Torque (STT) MRAM, but is supposed to eliminate some of its shortcomings. Especially the split of read and write paths in SOT-MRAM promises faster access times and lower energy consumption compared to STT-MRAM. In this work, we provide a very detailed analysis of SOT-MRAM at both circuit-and architecture-level. We present a detailed evaluation of performance and energy related parameters and compare the novel SOT-MRAM with several other memory technologies. Our architecture-level analysis shows that with a hybrid-combination of SRAM for the L1-cache and SOT-MRAM for the L2-cache the energy consumption can be reduced by 63% in average while the performance can be increased by 1%. In addition, the memory area is 43% lower compared to an SRAM-only configuration.
引用
收藏
页码:700 / 707
页数:8
相关论文
共 50 条