PartMOR: Partitioning-Based Realizable Model-Order Reduction Method for RLC Circuits

被引:17
|
作者
Miettinen, Pekka [1 ]
Honkala, Mikko [1 ]
Roos, Janne [2 ]
Valtonen, Martti [1 ]
机构
[1] Aalto Univ, Sch Elect Engn, Dept Radio Sci & Engn, FI-00076 Aalto, Finland
[2] AWR APLAC Corp, FI-02600 Espoo, Finland
基金
芬兰科学院;
关键词
Circuit simulation; interconnect modeling; model-order reduction; RLC circuits;
D O I
10.1109/TCAD.2010.2090751
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a robust partitioning-based model-order reduction (MOR) method, PartMOR, suitable for reduction of very large RLC circuits or RLC-circuit parts of a non-RLC circuit. The MOR is carried out on a partitioned circuit, which enables the use of low-order moments and macromodels of few elements, while still preserving good accuracy for the reduction. As the method produces a positive-valued, passive, and stable reduced-order RLC circuit (netlist-in-netlist-out), it can be used in conjunction with any standard analysis tool or circuit simulator without modification. It is shown that PartMOR achieves excellent reduction results in terms of accuracy and reduced CPU time for RLC, RC, and RL circuits.
引用
收藏
页码:374 / 387
页数:14
相关论文
共 50 条
  • [1] Partitioning-Based Second-Order Model-Order Reduction Method for RC Circuits
    Miettinen, Pekka
    Honkala, Mikko
    Roos, Janne
    Valtonen, Martti
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 531 - 534
  • [2] Benefits of Partitioning in a Projection-based and Realizable Model-order Reduction Flow
    Miettinen, Pekka
    Honkala, Mikko
    Roos, Janne
    Valtonen, Martti
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (03): : 271 - 285
  • [3] Benefits of Partitioning in a Projection-based and Realizable Model-order Reduction Flow
    Pekka Miettinen
    Mikko Honkala
    Janne Roos
    Martti Valtonen
    Journal of Electronic Testing, 2014, 30 : 271 - 285
  • [4] Partitioning-Based Reduction of Circuits with Mutual Inductances
    Miettinen, Pekka
    Honkala, Mikko
    Roos, Janne
    Valtonen, Martti
    SCIENTIFIC COMPUTING IN ELECTRICAL ENGINEERING (SCEE 2010), 2012, 16 : 395 - 403
  • [5] Passive Model-Order Reduction of RLC Circuits with Embedded Time-Delay Descriptor Systems
    Charest, Andrew
    Nakhla, Michel
    Achar, Ramachandra
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 223 - 226
  • [6] Stable Model-Order Reduction of Active Circuits
    Nouri, Behzad
    Nakhla, Michel S.
    Deng, Xu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (05): : 710 - 719
  • [7] Realizable reduction of RLC circuits using node elimination
    Chowdhury, MH
    Amin, CS
    Ismail, YI
    Kashyap, CV
    Krauter, BL
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III: GENERAL & NONLINEAR CIRCUITS AND SYSTEMS, 2003, : 494 - 497
  • [8] Model-order reduction based on PRONY's method
    Mansour, MM
    Mehrotra, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 530 - 535
  • [9] Projective convolution: RLC model-order reduction using the impulse response
    Sheehan, BN
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 669 - 673
  • [10] A passive model-order reduction algorithm for RLC networks with embedded delay elements
    Chen, Changzhong
    Gad, Emad
    Tseng, Wenliang
    Nakhla, Michel
    Achar, Ram
    10TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2006, : 93 - +