Field Stress Influenced Conduction Behavior of Narrow Diameter Gate-All-Around (GAA) Silicon Nanowire n-MOSFET

被引:0
|
作者
Sharma, Deepak K. [1 ]
Goud, Ranjith Kumar [1 ]
Datta, Arnab [1 ]
Manhas, Sanjeev [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Commun Engn, Roorkee 247667, Uttarakhand, India
关键词
Silicon nanowire field effect transistor; low frequency noise; drain current transient; field stress; LOW-FREQUENCY NOISE;
D O I
10.1007/s11664-019-07587-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Narrow diameter, n-channel gate-all-around (GAA) silicon nanowire metal-oxide-semiconductor-field-effect-transistor (GAA-SNWFET) shows partial surface conduction under constant field stress, which was validated from the low frequency noise measurements. The said conduction mode is different than the complete bulk mode of conduction as found in pre-stressed devices, and had been assessed from the normalized drain current power spectral density (PSD) versus frequency (f) and gate voltage overdrive [(V-G - V-T)] characteristics. In all instances followed by constant field stressing for different times, Lorentzian PSD was found, the low frequency component of which furthermore shows a direct deviation from its dependence on (V-G - V-T)(-1), in contrary to the pre-stressed device. We explained the rationale of Lorentzian PSD from fresh trap creation inside the gate oxide of silicon nanowire under the influence of stress. Further, observed correlated variation between the normalized PSD versus time averaged drain current (<I-D>) and, normalized transconductance versus <I-D> supports trap influenced transport in the stressed device. Transient drain current with its statistical distribution of current levels for different V-G - V-T furthermore shows trap assisted partial surface conduction in stressed nanowire.
引用
收藏
页码:7674 / 7679
页数:6
相关论文
共 50 条
  • [21] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [22] Modeling and analysis of gate-all-around silicon nanowire FET
    Chen, Xiangchen
    Tan, Cher Ming
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1103 - 1108
  • [23] Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter
    Bahador, Siti Norazlin
    Tan, Michael Loong Peng
    Ismail, Razali
    [J]. SCIENCE OF ADVANCED MATERIALS, 2015, 7 (01) : 190 - 198
  • [24] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    刘颖
    何进
    陈文新
    杜彩霞
    叶韵
    赵巍
    吴文
    邓婉玲
    王文平
    [J]. Chinese Physics B, 2014, 23 (09) : 373 - 378
  • [25] Gate-all-around single silicon nanowire MOSFET with 7 nm width for SONOSNAND flash memory
    Yeo, Kyoung Hwan
    Cho, Keun Hwi
    Li, Ming
    Suk, Sung Dae
    Yeoh, Yun-young
    Kim, Min-Sang
    Bae, Hyunjun
    Lee, Ji-Myoung
    Sung, Suk-Kang
    Seo, Jim
    Park, Bokkyoung
    Kim, Dong-Won
    Park, Donggun
    Lee, Won-Seoung
    [J]. 2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 107 - +
  • [26] YJunctionless Silicon-Nanowire Gate-All-Around Tunnel Field Effect Transistor
    Akram, M. W.
    Ghosh, Bahniman
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) : 286 - 292
  • [27] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    Liu Ying
    He Jin
    Chan Mansun
    Du Cai-Xia
    Ye Yun
    Zhao Wei
    Wu Wen
    Deng Wan-Ling
    Wang Wen-Ping
    [J]. CHINESE PHYSICS B, 2014, 23 (09)
  • [28] Precise analytical model for short channel Cylindrical Gate (CylG) Gate-All-Around (GAA) MOSFET
    Sharma, Dheeraj
    Vishvakarma, Santosh Kumar
    [J]. SOLID-STATE ELECTRONICS, 2013, 86 : 68 - 74
  • [29] Fabrication of gate-all-around MOSFET by silicon anisotropic etching technique
    Mukaiyama, T
    Saito, K
    Ishikuro, H
    Takamiya, M
    Saraya, T
    Hiramoto, T
    [J]. SOLID-STATE ELECTRONICS, 1998, 42 (7-8) : 1623 - 1626
  • [30] Impact of Silicon Body Thickness on the Performance of Gate-all-around Silicon nanowire field effect transistor
    Gupta, Richa
    Dass, Devi
    Prasher, Rakesh
    Vaid, Rakesh
    [J]. PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 689 - 692