Optimal lot sizing for 3DIC products in backend manufacturing

被引:0
|
作者
Lee, Hsuan [1 ]
Chien, Chung Hsin [1 ]
Wu, Hua Hsuan [1 ]
Chen, Yun Chu [1 ]
机构
[1] Taiwan Semicond Mfg Co, Hsinchu 30077, Taiwan
关键词
Small lot size manufacturing; backend; 3DIC;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Cycle time reduction is a critical task in semiconductor industries to keep market competitive advantage. Small lot size manufacturing (SLM) is one of the methods to achieve this goal efficiently. Motivated by a new technology of three dimensional integrated circuit (3DIC) and the characteristics of equipments and process flow, we discuss a different lot sizing manufacturing strategy to achieve cycle time reduction in a backend manufacturing. There is rare literature to investigate the overall benefits and impacts of SLM applied for 3DIC manufacturing. This study. fills this gap and provides a mathematical model to evaluate the tradeoff among cycle time performance, tool productivity and carrier loading with the objective being to minimize overall costs. A practical case conducted from a semiconductor manufacturer in Taiwan is illustrated in this study. Furthermore, to keep tool productivity, the effects and benefits of lot grouping in batch process tool are discussed. The model proposed helps managers to determine the optimal lot sizing and ensure that it is worthwhile to adopt SLM for 3DIC products in the backend manufacturing.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Optimal lot sizing with CNC machines
    Ramaswamy, Kizhanatham V.
    [J]. JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2010, 31 (03): : 679 - 688
  • [22] OPTIMAL LOT-SIZING DECISIONS WITH INTEGRATED PURCHASING, MANUFACTURING AND ASSEMBLING FOR REMANUFACTURING SYSTEMS
    Su, T. S.
    [J]. IRANIAN JOURNAL OF FUZZY SYSTEMS, 2018, 15 (03): : 1 - 26
  • [23] Joint optimal lot sizing and production control policy in an unreliable and imperfect manufacturing system
    Bouslah, Bassem
    Gharbi, Ali
    Pellerin, Robert
    [J]. INTERNATIONAL JOURNAL OF PRODUCTION ECONOMICS, 2013, 144 (01) : 143 - 156
  • [24] 3DIC/TSV process developments by printing technologies
    Ikeda, Hiroaki
    Sekine, Shigenobu
    Kimura, Ryuji
    Shimokawa, Koichi
    Okada, Keiji
    Shindo, Hiroaki
    Ooi, Tatsuya
    Tamaki, Rei
    Nagata, Makoto
    [J]. IEEE CPMT SYMPOSIUM JAPAN 2015, (ICSJ 2015), 2015, : 144 - 147
  • [25] 3DIC Fault Isolation Using the BIRCH Approach
    Hsu, Ming-Sung
    Kuo, Yian-Liang
    Lin, Yu-Ting
    Huang, Ru-Ying
    Ku, Min-Feng
    Chang, Chih-Horng
    [J]. ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 60 - 63
  • [26] Acoustic Metrology for Fine Pitch Microbumps in 3DIC
    Mehendale, M.
    Chen, J.
    Dai, J.
    Mair, R.
    Kotelyanskii, M.
    Mukundhan, P.
    Murray, T. W.
    [J]. 2019 30TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2019,
  • [27] Design Review on Capacitive Coupling Interconnect for 3DIC
    Myat Thu Linn Aung
    Lim, Eric
    Yoshikawa, Takefumi
    Kim, Tony Tae-Hyoung
    [J]. PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 245 - 248
  • [28] Thermal Challenges for HPC 3DIC Packages and Systems
    Yan, Kathy
    Lin, Po-Yao
    Kuo, Sheng-Liang
    [J]. 6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 151 - 153
  • [29] New Precision Wafer Bonding Technologies for 3DIC
    Sugaya, Isao
    Mitsuishi, Hajime
    Maeda, Hidehiro
    Okamoto, Kazuya
    [J]. 2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [30] Minimizing die fracture in 3DIC die integration
    Bravo, Jaime
    Morey-Chaisemartin, Philippe
    Beisser, Eric
    Brault, Frederic
    Zusman, Joshua
    Lefevre, Jimmy
    Chang, Lifu
    [J]. JOURNAL OF MICRO-NANOPATTERNING MATERIALS AND METROLOGY-JM3, 2024, 23 (01):