On the Use of Simple Electrical Circuit Techniques for Performance Modeling and Optimization in VLSI Systems

被引:1
|
作者
Hazari, G. [1 ]
Narayanan, H. [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
关键词
Analytical models; circuits; system performance; ARCHITECTURES; EXPLORATION;
D O I
10.1109/TVLSI.2010.2060502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leading-edge VLSI systems, essentially multiprocessor systems-on-chip, have a wide range of components integrated together and operating in unison. They can be analyzed as flow networks in which the system performance depends on the bandwidth, transmission time, and queueing delay characteristics of the individual components, their connectivity and interactions, as well as the traffic patterns they encounter. The flow in various parts of the system must ideally be distributed so as to extract the maximum throughput possible with minimum end-to-end delays. Such an ideal distribution for flow networks has previously been obtained using simple electrical circuits. We demonstrate a similar methodology for typical VLSI systems and provide the necessary extensions of the theory. We empirically validate the methodology using a cycle-accurate simulation model as the reference. We find this methodology to supply better distributions in the average case and comparable distributions in the worst case as compared to standard search procedures such as random sampling and simulated annealing. The real strength is that it provides a speedup of several orders of magnitude, i.e., 3-5 orders in our experiments. Thus it is an elegant means for analyzing and optimizing the flow in VLSI systems, which can easily be incorporated into design procedures, compilers and on-chip modules for real-time allocations.
引用
收藏
页码:1861 / 1873
页数:13
相关论文
共 50 条
  • [1] VLSI circuit performance optimization by geometric programming
    Chu, C
    Wong, DF
    [J]. ANNALS OF OPERATIONS RESEARCH, 2001, 105 (1-4) : 37 - 60
  • [2] VLSI Circuit Performance Optimization by Geometric Programming
    Chris Chu
    D.F. Wong
    [J]. Annals of Operations Research, 2001, 105 : 37 - 60
  • [3] Multi-objective Optimization Domino Techniques for VLSI Circuit
    Shinde, Jitesh R.
    Salankar, Suresh S.
    Shinde, Shilpa J.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 2126 - 2130
  • [4] Optimization Techniques in Electrical Systems
    Ramasubramanian, Ramesh
    Prabhu, D.
    Karthikeyan, G.
    [J]. PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 630 - 635
  • [5] Optimization techniques in electrical systems
    Ramasubramanian, Ramesh
    Prabhu, D.
    Karthikeyan, G.
    [J]. Proceedings of IEEE International Conference on Circuit, Power and Computing Technologies, ICCPCT 2013, 2013, : 630 - 635
  • [6] Performance analysis of meta-heuristic optimization techniques for multi-objective VLSI circuit partitioning
    Roy, Sharadindu
    Banerjee, Siddhartha
    [J]. ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):
  • [7] Analysis and Optimization of Aircraft Electrical Systems using Partial Modeling Techniques
    Zhu, Haifeng
    Palmer, John R.
    Wang, Grant
    Hemenway, Joseph M.
    Farr, Donald
    [J]. 18TH ANNUAL IEEE INTERNATIONAL SYSTEMS CONFERENCE, SYSCON 2024, 2024,
  • [8] Electrical Circuit Modeling of Nanofluidic Systems
    Sebastian, John
    Green, Yoav
    [J]. ADVANCED PHYSICS RESEARCH, 2023, 2 (10):
  • [9] SENSITIVITY-BASED CMOS VLSI CIRCUIT PERFORMANCE OPTIMIZATION
    MATHER, PJ
    HALLAM, P
    BROUWER, M
    [J]. ELECTRONICS LETTERS, 1995, 31 (22) : 1918 - 1919
  • [10] Design Methodologies and Circuit Optimization Techniques for Low Power CMOS VLSI Design
    Geetha, B. T.
    Padmavathi, B.
    Perumal, V
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1759 - 1763