Multi-objective Optimization Domino Techniques for VLSI Circuit

被引:0
|
作者
Shinde, Jitesh R. [1 ]
Salankar, Suresh S. [2 ]
Shinde, Shilpa J.
机构
[1] RTMNU, Nagpur, Maharashtra, India
[2] GHRCE, Elect & Telecomm Dept, Nagpur, Maharashtra, India
关键词
Basic Domino logic circuits; Domino logic circuit with keeper; High Speed Leakage Tolerant Domino logic (HSLTD) circuit; Low Swing Domino Circuit with Fully Driven Keeper (LSDFDK); Domino Logic with Variable Threshold Voltage Keeper; (DVTVK); Sleep Switch Dual Threshold Voltage Domino Logic; (SLS); Dynamic Body Bias Generator (DBBG);
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The Domino logic circuits are often preferred in high performance designs because of the high speed and low area advantage it offers over CMOS static logic design. But in integrated circuits, the power consumed by clocking gradually takes a dominant part, and therefore research work in this paper is mainly focused on to study the comparative performance of various domino logic based techniques proposed in last decade and to evaluate the performance of the different domino techniques in terms of delay, power and their product (figure of merit) on BSIM4 model using Agilent Advanced Design System tool on 0.18 mu m CMOS process technology. The main focus of this work was to find the best Domino logic based technique that would provide best possible trade off to optimize multiple goals viz. area, power and speed at the same time to meet the multi-objective optimization goal for VLSI circuits.
引用
下载
收藏
页码:2126 / 2130
页数:5
相关论文
共 50 条
  • [1] Multi-objective Optimization Techniques for VLSI Placements
    Matsuoka, Yasutaka
    Zhao, Hua-An
    2014 INTERNATIONAL CONFERENCE ON IT CONVERGENCE AND SECURITY (ICITCS), 2014,
  • [2] Multi-Objective Optimization Techniques for VLSI Circuits
    Kashfi, Fatemeh
    Hatami, Safar
    Pedram, Massoud
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 156 - 163
  • [3] Performance analysis of meta-heuristic optimization techniques for multi-objective VLSI circuit partitioning
    Roy, Sharadindu
    Banerjee, Siddhartha
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):
  • [4] Multi-objective Optimization in VLSI Floorplanning
    Subbaraj, P.
    Saravanasankar, S.
    Anand, S.
    CONTROL, COMPUTATION AND INFORMATION SYSTEMS, 2011, 140 : 65 - 72
  • [5] Multi-objective Optimization for VLSI Circuits
    Shinde, Jitesh R.
    Salankar, S.
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 1037 - 1041
  • [6] Multi-objective optimization techniques: a survey of the state-of-the-art and applications Multi-objective optimization techniques
    Saini, Naveen
    Saha, Sriparna
    EUROPEAN PHYSICAL JOURNAL-SPECIAL TOPICS, 2021, 230 (10): : 2319 - 2335
  • [7] A Discrete PSO for Multi-objective Optimization in VLSI Floorplanning
    Chen, Jinzhu
    Chen, Guolong
    Guo, Wenzhong
    ADVANCES IN COMPUTATION AND INTELLIGENCE, PROCEEDINGS, 2009, 5821 : 400 - 410
  • [8] Constraint Optimization Techniques for Exact Multi-Objective Optimization
    Rollon, Emma
    Larrosa, Javier
    MULTIOBJECTIVE PROGRAMMING AND GOAL PROGRAMMING: THEORETICAL RESULTS AND PRACTICAL APPLICATIONS, 2009, 618 : 89 - 98
  • [9] Multi-objective Optimization for VLSI Implementation of Artificial Neural Network
    Shinde, Jitesh R.
    Salankar, S.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 1694 - 1700
  • [10] Integrated Circuit Optimization by Means of Evolutionary Multi-Objective Optimization
    Blesken, Matthias
    Chebil, Anouar
    Rueckert, Ulrich
    Esquivel, Xavier
    Schuetze, Oliver
    GECCO-2011: PROCEEDINGS OF THE 13TH ANNUAL GENETIC AND EVOLUTIONARY COMPUTATION CONFERENCE, 2011, : 807 - 812