High-Speed Serial-Parallel Multiplier in Quantum-Dot Cellular Automata

被引:5
|
作者
Sekar, Raja K. [1 ]
Marshal, R. [2 ]
Lakshminarayanan, G. [1 ]
机构
[1] Natl Inst Technol Tiruchirappalli, Dept Elect & Commun Engn, Tiruchirappalli 620015, India
[2] Dept Cyber Secur, Indian Comp Emergency Response Team, New Delhi 110003, India
关键词
Shift registers; Adders; Clocks; Delays; Computer architecture; Logic gates; Nonhomogeneous media; Adder; multiplier; quantum-dot cellular automata (QCA); serial-parallel; shift register; SISO SHIFT REGISTER; DESIGN;
D O I
10.1109/LES.2021.3098017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot cellular automata (QCA) is a nanotechnology-based circuit design technology to design efficient circuits. Serial-parallel multiplier (SPM) is an efficient hardware circuit used in different applications ranging from simple arithmetic circuits, filters to complex cryptographic systems. In this work, an architecture that can be used for realizing SPM in QCA is discussed. Based on that architecture, an efficient 4-bit SPM is implemented in QCA. The proposed multiplier is also realized using efficient shift registers and adders. Parallel and serial shift registers are introduced in the circuit to store the inputs and outputs to increase the reliability of the circuit. The proposed work is the first of its kind to implement SPM with shift registers to store input and output in QCA. The proposed multiplier without shift registers is efficient and at least 66% faster compared to existing designs. The 4-bit multiplier with shift registers has 2271 cells covering an area of 7.74 mu m(2) with 25.25 clock cycle latency. To showcase, the scalability of a serial adder is also realized using the universal, scalable, and efficient clocking scheme.
引用
收藏
页码:31 / 34
页数:4
相关论文
共 50 条
  • [1] Novel circuit design of serial-parallel multiplier in quantum-dot cellular automata technology
    Arani, Iman Edrisi
    Rezai, Abdalhossein
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (04) : 1771 - 1779
  • [2] Design of 4-Bit Serial-Parallel Multiplier in Quantum-Dot Cellular Automata
    Namita
    Sasamal, Trailokya Nath
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 362 - 367
  • [3] Serial parallel multiplier design in quantum-dot cellular automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    18TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2007, : 7 - +
  • [4] High-speed metallic quantum-dot cellular automata
    Liu, M
    Lent, CS
    2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, 2003, : 465 - 468
  • [5] Quantum-dot cellular automata serial decimal digit multiplier
    Michael Gladshtein
    Journal of Computational Electronics, 2025, 24 (2)
  • [6] Novel circuit design of serial–parallel multiplier in quantum-dot cellular automata technology
    Iman Edrisi Arani
    Abdalhossein Rezai
    Journal of Computational Electronics, 2018, 17 : 1771 - 1779
  • [7] Quantum-Dot Cellular Automata Serial Comparator
    Lampreht, Blaz
    Stepancic, Luka
    Vizec, Igor
    Zankar, Bostjan
    Mraz, Miha
    Bajec, Iztok Lebar
    Pecar, Primoz
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 447 - 452
  • [8] A fast wallace-based parallel multiplier in quantum-dot cellular automata
    Faraji, Hasan
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF NANO DIMENSION, 2018, 9 (01) : 68 - 78
  • [9] Adder and Multiplier Design in Quantum-Dot Cellular Automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 721 - 727
  • [10] Parallel Multipliers for Quantum-Dot Cellular Automata
    Kim, Seong-Wan
    Swartzlander, Earl E., Jr.
    2009 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE, 2009, : 68 - 72