A software framework for pipelined arithmetic algorithms in field programmable gate arrays

被引:1
|
作者
Kim, J. B. [1 ]
Won, E. [1 ]
机构
[1] Korea Univ, Phys Dept, Anam Ro 145, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
Software framework; FPGA; Pipelined arithmetic algorithms; VHDL; C plus; Code generation; TRIGGER;
D O I
10.1016/j.nima.2017.11.064
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Pipelined algorithms implemented in field programmable gate arrays are extensively used for hardware triggers in the modern experimental high energy physics field and the complexity of such algorithms increases rapidly. For development of such hardware triggers, algorithms are developed in C++, ported to hardware description language for synthesizing firmware, and then ported back to C++ for simulating the firmware response down to the single bit level. We present a C++ software framework which automatically simulates and generates hardware description language code for pipelined arithmetic algorithms. (c) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:83 / 89
页数:7
相关论文
共 50 条
  • [41] FIR FILTERS WITH FIELD-PROGRAMMABLE GATE ARRAYS
    MINTZER, L
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING, 1993, 6 (02): : 119 - 127
  • [42] DBPM signal processing with field programmable gate arrays
    Lai Longwei
    Leng Yongbin
    Yi Xing
    Yan Yingbing
    Zhang Ning
    Yang Guisen
    Wang Baopeng
    Xiong Yun
    [J]. NUCLEAR SCIENCE AND TECHNIQUES, 2011, 22 (03) : 129 - 133
  • [43] LOGIC SYNTHESIS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    HWANG, TT
    OWENS, RM
    IRWIN, MJ
    WANG, KH
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (10) : 1280 - 1287
  • [44] Design issues in field programmable gate arrays (FPGAs)
    Abd-El-Barr, M
    Vranesic, Z
    [J]. ICM'99: ELEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, 1999, : 169 - 172
  • [45] Field programmable gate arrays based overcurrent relays
    Ahuja, S
    Kothari, L
    Vishwakarma, DN
    Balasubramanian, SK
    [J]. ELECTRIC POWER COMPONENTS AND SYSTEMS, 2004, 32 (03) : 247 - 255
  • [46] SYNTHESIS METHODS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    SANGIOVANNIVINCENTELLI, A
    ELGAMAL, A
    ROSE, J
    [J]. PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1057 - 1083
  • [47] The application of field programmable gate arrays in engineering education
    Kuczborski, W
    [J]. 3RD GLOBAL CONGRESS ON ENGINEERING EDUCATION, CONGRESS PROCEEDINGS, 2002, : 319 - 321
  • [48] DBPM signal processing with field programmable gate arrays
    LAI Longwei~(1
    [J]. Nuclear Science and Techniques, 2011, 22 (03) : 129 - 133
  • [49] Are Field-Programmable Gate Arrays Ready for the Mainstream?
    Stitt, Greg
    [J]. IEEE MICRO, 2011, 31 (06) : 58 - 63
  • [50] Power Aware Architecture Exploration for Field Programmable Gate Arrays
    Goeders, Jeffrey B.
    Wilton, Steven J. E.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 297 - 312