Hardware Implementation of A Secure Random Number Generator

被引:0
|
作者
Li, JinPing [1 ]
Shan, Jiong [1 ]
Wang, Lu [2 ]
Chen, Min [2 ]
机构
[1] Lanzhou Jiaotong Univ, Sch Elect & Informat Engn, Lanzhou 730000, Peoples R China
[2] Chinese Acad Sci, Shanghai Inst Opt & Fine Mech, Key Lab Quantum Opt, Shanghai 201800, Peoples R China
关键词
RNG; Gollmann; Filtered-FCSR; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents novel approaches to design and validation of a secure hardware Random Number Generator (RNG), Filtered-FCSR cascade, which is based upon the structure of Gollmann cascade. To further validate the security of the proposed RNG structure a more extensive check has been performed over many output bit sequences, using the US National Institute of Standard and Technology (NIST) SP 800-22 test suite. It is shown that this design holds a secure mathematical structure which can resist attacks, and meets known standards. Hardware implementation using an Altera Cyclone FPGA has been developed and results show such architecture is novel in being both secure and very highly efficient for hardware implementation.
引用
收藏
页码:17 / 20
页数:4
相关论文
共 50 条
  • [1] Hardware implementation of the Lehmer random number generator
    Paplinski, AP
    Bhattacharjee, N
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (01): : 93 - 95
  • [2] An Efficient Hardware Implementation of Gaussian Random Number Generator
    Kasiviswanathan, N.
    Srivatsan, K.
    [J]. 2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 327 - 331
  • [3] A HTTP-Enabled Cryptographically Secure Hardware Random Number Generator
    Bozicevic, Mislav
    Radovan, Aleksander
    [J]. 2013 36TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2013, : 1268 - 1272
  • [4] HARDWARE IMPLEMENTATION OF A GFSR PSEUDO-RANDOM NUMBER GENERATOR
    AIELLO, GR
    BUDINICH, M
    MILOTTI, E
    [J]. COMPUTER PHYSICS COMMUNICATIONS, 1989, 56 (02) : 135 - 139
  • [5] Study and Implementation of a Secure Random Number Generator for DSRC Devices
    Ben Dhaou, Imed
    Skhiri, Haikel
    Tenhunen, Hannu
    [J]. 2017 9TH IEEE-GCC CONFERENCE AND EXHIBITION (GCCCE), 2018, : 268 - 273
  • [6] A hardware random number generator
    Tkacik, TE
    [J]. CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2002, 2002, 2523 : 450 - 453
  • [7] Cryptographically secure hardware random number generator dedicated for distributed measurement and control systems
    Czernik, Pawel
    [J]. PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2012, 2012, 8454
  • [8] A 2.92μW hardware random number generator
    Holleman, Jeremy
    Otis, Brian
    Bridges, Seth
    Mitros, Ania
    Diorio, Chris
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 134 - +
  • [9] Hardware random number generator using FPGA
    Indhumathi Devi, D.
    Chithra, S.
    Sethumadhavan, M.
    [J]. Journal of Cyber Security and Mobility, 2019, 8 (04): : 409 - 418
  • [10] DIGITAL HARDWARE REALIZATION OF A RANDOM NUMBER GENERATOR
    PERRY, JL
    SCHAFER, RW
    RABINER, LR
    [J]. IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1972, AU20 (04): : 236 - &