An Effective and Efficient Approach for Layer Assignment with Thermal Through-Silicon-Vias Planning

被引:0
|
作者
Yeh, Hua-Hsin [1 ]
Huang, Chen-Yu [1 ]
Huang, Shih-Hsu [1 ]
Nieh, Yow-Tyng [2 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Chungli, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional integrated circuit (3D IC) process technology can improve the circuit speed and reduce the power dissipation. However, because of low thermal conductivities of dielectrics between active layers, the heat generated by the stacked layers results in a large temperature increase, which may degrade the circuit speed and reduce the circuit reliability. Previous work uses integer linear programming, which is an NP-hard approach, at the high-level design stage to deal with the simultaneous layer assignment and thermal TSVs planning for reducing the temperature increase. In this paper, we propose a heuristic algorithm to perform layer assignment with thermal TSVs planning in polynomial time complexity. Experimental results show that our approach is effective and efficient for reducing the temperature increase.
引用
收藏
页码:294 / 297
页数:4
相关论文
共 50 条
  • [1] On the Futility of Thermal Through-Silicon-Vias
    Chou, Chung-Han
    Tsai, Nien-Yu
    Yu, Hao
    Shi, Yiyu
    Chien, Jui-Hung
    Chang, Shih-Chieh
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [2] On the Futility of Thermal Through-Silicon-Vias
    Chou, Chung-Han
    Tsai, Nien-Yu
    Yu, Hao
    Shi, Yiyu
    Chien, Jui-Hung
    Chang, Shih-Chieh
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [4] Thermal Annealing Effects on Copper Microstructure in Through-Silicon-Vias
    Song, Yaqin
    Abbaspour, Reza
    Bakir, Muhannad S.
    Sitaraman, Suresh K.
    2016 15TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2016, : 91 - 95
  • [5] Electrical characteristics and thermal reliability of blind through-silicon-vias with polyimide liners
    Liu, Bin
    Van, Yangyang
    Zhang, Ziyue
    Chen, Zhiming
    Ding, Yingtao
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 1360 - 1364
  • [6] FIB/SEM Structural Analysis Of Through-Silicon-Vias
    Bender, H.
    Drijbooms, C.
    Radisic, A.
    FRONTIERS OF CHARACTERIZATION AND METROLOGY FOR NANOELECTRONICS: 2011, 2011, 1395
  • [7] Superconducting TiN through-silicon-vias for quantum technology
    Grigoras, K.
    Simbierowicz, S.
    Gronberg, L.
    Govenius, J.
    Vesterinen, V.
    Prunnila, M.
    Hassel, J.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 81 - 82
  • [8] An Efficient Fault Tolerance Technique for Through-Silicon-Vias in 3-D ICs
    Benabdeladhim, Mohamed
    Zayer, Fakhreddine
    Dghais, Wael
    Hamdi, Belgacem
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2018, 9 (07) : 264 - 270
  • [9] Methodology for Thermal-mechanical Modeling of Damage and Failure Processes in Through-Silicon-Vias
    Afripin, M. A. A.
    Yoon, C. K.
    Tamin, M. N.
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 191 - 194
  • [10] Reliability of through-silicon-vias (TSVs) with benzocyclobutene liners
    Chen, Qianwen
    Yu, Wuyang
    Huang, Cui
    Tan, Zhimin
    Wang, Zheyao
    MICROELECTRONICS RELIABILITY, 2013, 53 (05) : 725 - 732