PartGen: A generator of very large circuits to benchmark the partitioning of FPGAs

被引:7
|
作者
Pistorius, J [1 ]
Legai, E
Minoux, M
机构
[1] Lattice Semicond Corp, San Jose, CA 95134 USA
[2] Mentor Graph Corp, F-91975 Courtaboeuf, France
[3] Univ Paris 06, Comp Sci Lab, F-75252 Paris 05, France
关键词
benchmarking; partitioning; random circuit generation;
D O I
10.1109/43.892855
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a new procedure for generating very large realistic benchmark circuits which are especially suited for the performance evaluation of field-programmable gate array partitioning algorithms. These benchmark circuits can be generated quickly. The generation of a netlist of 100K configurable logic blocks (500K equivalent gates), for instance, takes only 2 min on a standard UNIX workstation. The analysis of a large number of netlists from real designs lead us to identify the following five different kinds of subblocks: Regular combinational logic, irregular combinational logic, combinational and sequential logic, memory blocks, and interconnections. Therefore, our generator integrates a subgenerator for each of these types of netlist, The comparison of the partitioning results of industrial netlists with those obtained from generated netlists of the same size shows that the generated netlists behave similarly to the originals in terms of average filling rate and average pin utilization.
引用
收藏
页码:1314 / 1321
页数:8
相关论文
共 50 条
  • [41] VERY LARGE-SCALE INTEGRATED-CIRCUITS (VLSI) AND FUTURE OF COMPUTER
    KOBAYASHI, T
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1977, 13 (04): : 1 - 19
  • [42] Test methods of total dose effects in very large scale integrated circuits
    He, CH
    Geng, B
    He, BP
    Yao, YJ
    Li, YH
    Peng, HL
    Lin, DS
    Zhou, H
    Chen, YS
    ACTA PHYSICA SINICA, 2004, 53 (01) : 194 - 199
  • [43] Very large scale integrated circuits for data processing applications - Approaches and problems
    Muller-Glaser, K.
    IT - Information Technology, 1982, 24 (1-6): : 207 - 217
  • [44] Case Study: Efficient SDD Test Generation for Very Large Integrated Circuits
    Peng, Ke
    Bao, Fang
    Shofner, Geoff
    Winemberg, LeRoy
    Tehranipoor, Mohammad
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 78 - 83
  • [45] Integrated Semiconductor Circuits on the Way toward Very Large Scale Integration.
    Ruechardt, Hugo
    1978, 31 (09): : 660 - 668
  • [46] Path-delay fault simulation for circuits with large numbers of paths for very large test sets
    Abdulrazzaq, NM
    Gupta, SK
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 186 - 193
  • [47] MULTIPLE-LEVEL PARTITIONING - AN APPLICATION TO THE VERY LARGE-SCALE HARDWARE SIMULATOR
    WEI, YC
    CHENG, CK
    WURMAN, Z
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (05) : 706 - 716
  • [48] Uniformization and hypergraph partitioning for the distributed computation of response time in very large Markov models
    Dingle, NJ
    Harrison, PG
    Knottenbelt, WJ
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2004, 64 (08) : 908 - 920
  • [49] Partitioning very hard semiconductor sapphire wafers into monolithic integrated circuits using laser controlled thermal cleavage
    Shchavruk N.V.
    Redkin S.V.
    Trofimov A.A.
    Ivanova N.E.
    Skripnichenko A.S.
    Kondratenko V.S.
    Styran V.V.
    Russian Microelectronics, 2017, 46 (3) : 200 - 204
  • [50] Solution of large transmission line type circuits using a new optimized waveform relaxation partitioning
    Gander, MJ
    Ruehli, AE
    2003 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SYMPOSIUM RECORD, VOLS 1 AND 2, 2003, : 636 - 641