High-Speed Reset Waveform for PDP With Erase Address Discharge

被引:0
|
作者
Jung, Jae-Chul [1 ]
Whang, Ki-Woong [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Engn, Plasma Lab, Display Technol Res Ctr, Seoul 151744, South Korea
关键词
Gas discharge display; high-speed addressing; plasma display; selective erase discharge; 3-D emission; PLASMA DISPLAY PANEL; AC PDP;
D O I
10.1109/TED.2010.2063376
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new high-speed reset waveform which uses a negatively biased voltage to the common electrode and an alternating ramp voltage to the scan electrode during the reset period and an erase address scheme. It showed a less than 800-ns time lag, a wide address margin over 40 V, and improved jitter characteristics among different color cells in a plasma display panel with a 50-in full-high-definition resolution. Its fast discharge characteristics were attributed to the formation of a higher wall voltage near the middle of the gap during the reset period and the consequent bigger electric field during the scan period which was confirmed by the 3-D emission observation and cell-voltage-domain analysis.
引用
收藏
页码:2616 / 2623
页数:8
相关论文
共 50 条
  • [41] High-speed opto-electronic transient waveform digitiser
    Johnstone, A
    Lewis, MF
    Hares, JD
    Kellett, PA
    THIRD INTERNATIONAL CONFERENCE ON ADVANCED A/D AND D/A CONVERSION TECHNIQUES AND THEIR APPLICATIONS, 1999, (466): : 21 - 24
  • [42] A driving method for high-speed addressing in an AC PDP using priming effect
    Kim, JS
    Yang, JH
    Whang, KW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (04) : 548 - 553
  • [43] A HIGH-SPEED CAMAC DATA ACQUISITION-SYSTEM FOR PDP-11
    BERG, DM
    QUIGG, L
    HEINICKE, P
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1985, 32 (04) : 1368 - 1371
  • [44] Temperature Dependence of Address Discharge Characteristics for Write-Address and Erase-address Methods in AC PDPs
    Yoshita, Mao
    Hashimoto, Yu
    Shiga, Tomokazu
    IDW'11: PROCEEDINGS OF THE 18TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2011, : 237 - 240
  • [45] A use of self-erase discharges for high-speed, low voltage addressing of PDPs
    Shimura, M.
    Yamaguchi, T.
    Shiga, T.
    Mikoshiba, S.
    IDW '07: PROCEEDINGS OF THE 14TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2007, : 2093 - 2096
  • [46] High-Speed, High-Frequency and Low-PDP, CNFET Full Adder Cells
    Mehrabani, Yavar Safaei
    Eshghi, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (09)
  • [47] Interelectrode discharge mechanism in high-speed wire electrical discharge machining
    Zhang Yueqin
    Liu Zhidong
    Xia Lixia
    Wang Wei
    The International Journal of Advanced Manufacturing Technology, 2016, 84 : 2637 - 2647
  • [48] High-Speed Calibration and Characterization of Superconducting Quantum Processors without Qubit Reset
    Werninghaus, M.
    Egger, D. J.
    Filipp, S.
    PRX QUANTUM, 2021, 2 (02):
  • [49] HCR (Hybrid Cycle Reset) protocol for distributed high-speed multimedia applications
    Kang, SM
    Jeon, BC
    Kim, DY
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (06) : 1062 - 1068
  • [50] Optimization of a PCRAM Chip for high-speed read and highly reliable reset operations
    Li Xiaoyun
    Chen Houpeng
    Li Xi
    Wang Qian
    Fan Xi
    Hu Jiajun
    Lei Yu
    Zhang Qi
    Tian Zhen
    Song Zhitang
    2016 INTERNATIONAL WORKSHOP ON INFORMATION DATA STORAGE AND TENTH INTERNATIONAL SYMPOSIUM ON OPTICAL STORAGE, 2016, 9818