High-Speed Reset Waveform for PDP With Erase Address Discharge

被引:0
|
作者
Jung, Jae-Chul [1 ]
Whang, Ki-Woong [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Engn, Plasma Lab, Display Technol Res Ctr, Seoul 151744, South Korea
关键词
Gas discharge display; high-speed addressing; plasma display; selective erase discharge; 3-D emission; PLASMA DISPLAY PANEL; AC PDP;
D O I
10.1109/TED.2010.2063376
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new high-speed reset waveform which uses a negatively biased voltage to the common electrode and an alternating ramp voltage to the scan electrode during the reset period and an erase address scheme. It showed a less than 800-ns time lag, a wide address margin over 40 V, and improved jitter characteristics among different color cells in a plasma display panel with a 50-in full-high-definition resolution. Its fast discharge characteristics were attributed to the formation of a higher wall voltage near the middle of the gap during the reset period and the consequent bigger electric field during the scan period which was confirmed by the 3-D emission observation and cell-voltage-domain analysis.
引用
收藏
页码:2616 / 2623
页数:8
相关论文
共 50 条
  • [1] New Reset Waveform for High Speed Address Under High Ambient Temperature in AC PDP
    Jang, Soo-Kwan
    Tae, Heung-Sik
    2009 SID INTERNATIONAL SYMPOSIUM DIGEST OF TECHNICAL PAPERS, VOL XL, BOOKS I - III, 2009, : 1468 - 1471
  • [2] Modified Driving Waveform for Stable High-Speed Address Discharge in AC PDP under High Xe Gas Mixture
    Kim, Jae Hyun
    Park, Hyung Dal
    Kim, Hyun-Jin
    Tae, Heung-Sik
    MOLECULAR CRYSTALS AND LIQUID CRYSTALS, 2015, 617 (01) : 119 - 129
  • [3] High-speed driving waveform based on reset and address discharge analysis using a Vt closed curve in ACPDPs
    Cho, Byung-Gwon
    Tae, Heung-Sik
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2008, 16 (01) : 47 - 53
  • [4] Analysis of Reset Waveform for Uniform Address Discharge in High Xe PDPs.
    Choi, Byung-Tae
    Jang, Soo-Kwan
    Tae, Heung-Sik
    EURODISPLAY 2009, 2009, : 478 - 481
  • [5] Proposed driving waveform for improving address discharge characteristics of AC PDP
    Lee, S. S.
    Son, C. G.
    Park, E. Y.
    Hong, Y. J.
    Hong, S. H.
    Han, Y. G.
    Jung, S. J.
    Kim, J. H.
    Cho, S. H.
    Moon, M. W.
    Song, K. B.
    Hong, B. H.
    Choi, E. H.
    IDW '07: PROCEEDINGS OF THE 14TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2007, : 835 - 838
  • [6] Modified Reset Waveform for High Speed Address under High Ambient Temperature in AC Plasma Display Panel
    Jang, Soo-Kwan
    Dal Park, Hyung
    Tae, Heung-Sik
    Shin, Bhum Jae
    Seo, Jeong Hyun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (09)
  • [7] A HIGH-SPEED WRITE ERASE EAROM CELL
    HIJIYA, S
    ITO, T
    NAKAMURA, T
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1984, 20 (04): : 535 - 545
  • [8] Reset-while-address (RWA) driving scheme for high-speed address in AC plasma display panel with high Xe content
    Cho, BG
    Tae, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (11) : 2357 - 2364
  • [9] SCR RESET FOR INTEGRATOR PROVIDES HIGH-SPEED
    WILLIAMS, MW
    ELECTRONICS, 1972, 45 (01): : 84 - &
  • [10] A new RMSP reset pulse for improved reset discharge controllability in ac PDP
    Yang, JH
    Chung, WJ
    Kim, JS
    Jung, JC
    Whang, KW
    IEEE TRANSACTIONS ON PLASMA SCIENCE, 2004, 32 (01) : 288 - 295